# XBurst®1 CPU Core

**Programming Manual** 

Release Date: Dec. 8, 2014



# XBurst®1 CPU Core

# **Programming Manual**

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.

## Disclaimer

This documentation is provided for use with Ingenic products. No license to Ingenic property rights is granted. Ingenic assumes no liability, provides no warranty either expressed or implied relating to the usage, or intellectual property right infringement except as provided for by Ingenic Terms and Conditions of Sale.

Ingenic products are not designed for and should not be used in any medical or life sustaining or supporting equipment.

All information in this document should be treated as preliminary. Ingenic may make changes to this document without notice. Anyone relying on this documentation should contact Ingenic for the current documentation and errata.

### Ingenic Semiconductor Co., Ltd.

Ingenic Headquarters, East Bldg. 14, Courtyard #10 Xibeiwang East Road, Haidian District, Beijing, China, Tel: 86-10-56345000 Fax:86-10-56345001 Http: //www.ingenic.com



# CONTENTS

| 1 | Ov         | ervie  | ew                                          | . 3  |
|---|------------|--------|---------------------------------------------|------|
|   | 1.1        | Featu  | ires of XBurst®1 core                       | 3    |
| 2 | CF         | 20     |                                             | 4    |
| 2 |            | 0      |                                             | • •  |
| 2 | 2.1        | CP0    | Register Summary                            | 4    |
|   | 2.1.       | 1 (    | CP0 Registers Grouped by Function           | 4    |
|   | 2.1.       | 2 (    | CP0 Registers Grouped by Number             | 6    |
| 4 | 2.2        | CP0    | register Formats                            | 8    |
|   | 2.2.       | 1 (    | CP0 Register Field Types                    | 8    |
| 2 | 2.3        | CP0    | Register Descriptions                       | 9    |
|   | 2.3.       | 1 (    | CPU Configuration and Status Registers      | 9    |
|   | 2.3.       | 2      | TLB Management Registers                    | . 26 |
|   | 2.3.       | 3 E    | Exception Control Registers                 | . 36 |
|   | 2.3.       | 4      | Timer Registers                             | . 41 |
|   | 2.3.       | 5 (    | Cache Management Registers                  | . 43 |
|   | 2.3.       | 6      | Thread Context and Shadow Control Registers | . 46 |
|   | 2.3.       | 7 (    | CPU Performance Monitor Registers           | . 48 |
|   | 2.3.       | 8 [    | Debug Registers                             | . 54 |
|   | 2.3.       | 9 l    | Jser Mode Support Registers                 | . 63 |
|   | 2.3.       | 10 ł   | Kernel Mode Support Registers               | . 66 |
|   | 2.3.       | 11 I   | Multi-core Registers                        | . 72 |
| 3 | Ex         | cepti  | ions                                        | 83   |
|   | 3.1        | Overv  | view                                        | . 83 |
|   | 3.2        | Exce   | ption Priorities                            | . 83 |
| ( | 3.3        | Exce   | ption Categories                            | . 84 |
|   | 3.4        | Caus   | e Code of Exception                         | . 85 |
| ć | 3.5        | Exce   | ption Handler Entry                         | . 85 |
| ć | 3.6        | Exce   | ption Handling Process                      | . 86 |
|   | 3.6.       | .1 E   | Enter Exception Handler Routine             | . 86 |
|   | 3.6.       | 2 F    | Return from Exception Handler Routine       | . 86 |
| 4 | Bra        | anch   | Target Buffer                               | 87   |
|   |            | 0.00   |                                             | 07   |
| 4 | 4.1<br>4.0 | Overv  |                                             | . 87 |
| 4 | 4.2        | BIRI   | Registers                                   | . 87 |
| 5 | MN         | ۸U     |                                             | 88   |
| ę | 5.1        | Overv  | view                                        | . 88 |
| ł | 5.2        | Virtua | al Memory Map                               | . 88 |
|   | 5.2.       | 1 l    | Jser Mode                                   | . 89 |
|   |            |        |                                             | i    |

XBurst®1 CPU Core Programming Manual Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



|   | 5.2.2 | 2     | Kernel Mode                                                            | 89    |
|---|-------|-------|------------------------------------------------------------------------|-------|
| 5 | .3    | TLB   |                                                                        | 90    |
|   | 5.3.1 | 1     | Joint TLB                                                              | 90    |
|   | 5.3.2 | 2     | Instruction TLB                                                        | 92    |
|   | 5.3.3 | 3     | Data TLB                                                               | 93    |
| 5 | .4    | Virtu | al to Physical Address Translation                                     | 94    |
| 5 | .5    | MM    | J Exceptions                                                           | 96    |
|   | 5.5.2 | 1     | TLB Refill Exception                                                   | 96    |
|   | 5.5.2 | 2     | TLB Invalid Exception                                                  | 96    |
|   | 5.5.3 | 3     | TLB Modify Exception                                                   | 97    |
|   | 5.5.4 | 4     | Address Error Exception                                                | 97    |
|   | 5.5.5 | 5     | Machine Check Exception                                                | 98    |
| 5 | .6    | MM    | J CP0 Registers                                                        | 98    |
| 5 | .7    | TLB   | Instructions                                                           | 98    |
|   | 5.7.  | 1     | TLBP                                                                   | 99    |
|   | 5.7.2 | 2     | TLBR                                                                   | 99    |
|   | 5.7.3 | 3     | TLBWI                                                                  | 99    |
|   | 5.7.4 | 4     | TLBWR                                                                  | 99    |
| 6 | Ca    | che   | S                                                                      |       |
| - |       |       |                                                                        |       |
| 6 | 5.1   | Ove   | rview                                                                  | 100   |
| 6 | .2    | Cac   | he Coherency Attribute                                                 | 100   |
| 6 | .3    | Cac   | he Structure                                                           | 101   |
| 6 | .4    | Write | e Butter                                                               | 103   |
| 6 | .5    | Cac   | he Registers                                                           | 103   |
| 6 | .6    | Cac   |                                                                        | 103   |
|   | 6.6.1 | 1     | CACHE instruction                                                      | 103   |
|   | 6.6.2 | 2     | PREF instruction                                                       | 105   |
|   | 6.6.3 | 3     | SYNC instruction                                                       | 106   |
| 7 | JT/   | ٩G    | Debug                                                                  | .107  |
|   | 7.1.  | 1     | ACC Mode Flag                                                          | 107   |
|   | 7.1.2 | 2     | EJTAG Control Register in ACC mode (ECR_A)                             | 107   |
|   | 7.1.3 | 3     | Processor Access Address Register in ACC mode (ADDRESS_A)              | 108   |
|   | 7.1.4 | 4     | Processor Access Data Register in ACC mode (DATA_A)                    | 108   |
|   | 7.1.5 | 5     | Address space in Debug mode (AM = 0)                                   | 109   |
|   | 7.1.6 | 6     | Address space in Debug mode (AM = 1)                                   | 109   |
|   | 7.1.7 | 7     | Supported JTAG Instructions                                            | 110   |
|   | 7.1.8 | 8     | Fetch/Load and Store From/to the JTAG Probe through dmseg in MIPS mode | 111   |
| 8 | SO    | C S   | Specific Notes                                                         | . 112 |

XBurst®1 CPU Core Programming Manual Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



# **1** Overview

XBurst®1 CPU core is a high performance and low power implementation of XBurst® instruction set architecture. XBurst®1 deploys an innovative 9-stage pipeline micro-architecture and provides superior performance, die size and power consumption comparing with existent industry RISC cores.

## 1.1 Features of XBurst®1 core

| ltem                   | Features                                                             |  |  |  |  |
|------------------------|----------------------------------------------------------------------|--|--|--|--|
| XBurst®1 CPU           | MIPS32 integer and floating point instruction set                    |  |  |  |  |
|                        | XBurst® SIMD instruction set                                         |  |  |  |  |
|                        | • 32 32-bit general purpose registers, <i>no shadow GPR</i>          |  |  |  |  |
|                        | 9-stage pipeline                                                     |  |  |  |  |
|                        | Interlocked implementation                                           |  |  |  |  |
|                        | Virtual address space: 4 G-Bytes                                     |  |  |  |  |
| Multiple-Divide Unit   | <ul> <li>not fully pipelined multiplier, 3 cycles latency</li> </ul> |  |  |  |  |
| (MDU)                  | Minimum 2 clock cycles, maximum 34 clock cycles for divide           |  |  |  |  |
| Branch Target Buffer   | <ul> <li>Virtually-tagged, Up to 128 entry direct mapped</li> </ul>  |  |  |  |  |
| (BTB)                  | 2-bit branch history maintained                                      |  |  |  |  |
| Memory Management Unit | 4 G-Bytes of address space                                           |  |  |  |  |
| (MMU)                  | 32 dual-entry full associative joint TLB                             |  |  |  |  |
|                        | • 4 entry mini-ITLB + 4 entry mini-DTLB                              |  |  |  |  |
|                        | • 7 different page size from 4KB to 16MB supported in any entry      |  |  |  |  |
|                        | Support entry lock                                                   |  |  |  |  |
|                        | Space identifier ASID: 8 bits                                        |  |  |  |  |
|                        | Small (1KB) page not implemented                                     |  |  |  |  |
| Data Cache             | Virtually-indexed, physically-tagged                                 |  |  |  |  |
|                        | • 4 way, 8-word line, alterable size: 4K, 8K, 16K bytes              |  |  |  |  |
|                        | LRU replacement algorithm                                            |  |  |  |  |
|                        | Write-back, write-through                                            |  |  |  |  |
|                        | • 16-word depth write buffer                                         |  |  |  |  |
|                        | Cache line lock not implemented                                      |  |  |  |  |
| Instruction Cache      | Virtually-indexed, physically-tagged                                 |  |  |  |  |
|                        | • 4 way, 8-word line, alterable size: 4K, 8K, 16K bytes              |  |  |  |  |
|                        | LRU replacement algorithm                                            |  |  |  |  |
|                        | Cache line lock not implemented                                      |  |  |  |  |
| Debug&JTAG             | JTAG interface to host machine                                       |  |  |  |  |
|                        | ACC mode to accelerate JTAG memory access                            |  |  |  |  |
|                        | Two instruction and one data breakpoint                              |  |  |  |  |
| Internal Timer         | • N/A                                                                |  |  |  |  |
| Bus Interface          | Compliance with AHB protocol                                         |  |  |  |  |

| Table 1.1 | XBurst®1 | core's | Features |
|-----------|----------|--------|----------|
|-----------|----------|--------|----------|

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



# 2 CP0

CP0 functions as System Control Coprocessor, which provides the register interface to the processor core and supports memory management, address translation, exception handling, and other privileged operations. This section describes processor core's definition and implementation of CP0 registers.

# 2.1 CP0 Register Summary

The following two subsections show the CP0 register set grouped by function and grouped by number.

## 2.1.1 CP0 Registers Grouped by Function

The CP0 registers set are divided into the register groups shown in Table 2.1.

| Category          | Register  | Register | Register |                 |
|-------------------|-----------|----------|----------|-----------------|
|                   | Name      | Number   | Select   |                 |
| CPU Configuration | Config    | 16       | 0        | section2.3.1.1  |
| and Status        | Config1   | 16       | 1        | section2.3.1.2  |
|                   | Config2   | 16       | 2        | section2.3.1.3  |
|                   | Config3   | 16       | 3        | section2.3.1.4  |
|                   | Config4   | 16       | 4        | section2.3.1.5  |
|                   | Config5   | 16       | 5        | section2.3.1.6  |
|                   | Conifg7   | 16       | 7        | section2.3.1.7  |
|                   | PRId      | 15       | 0        | section2.3.1.8  |
|                   | EBase     | 15       | 1        | section2.3.1.9  |
|                   | Status    | 12       | 0        | section2.3.1.10 |
|                   | IntCtl    | 12       | 1        | section2.3.1.11 |
| TLB Management    | Index     | 0        | 0        | section 2.3.2.1 |
|                   | Random    | 1        | 0        | section2.3.2.2  |
|                   | EntryLo0  | 2        | 0        | section2.3.2.3  |
|                   | EntryLo1  | 3        | 0        | section2.3.2.3  |
|                   | EntryHi   | 10       | 0        | section2.3.2.4  |
|                   | Context   | 4        | 0        | section2.3.2.5  |
|                   | PageMask  | 5        | 0        | section2.3.2.6  |
|                   | PageGrain | 5        | 1        | section2.3.2.7  |
|                   | Wired     | 6        | 0        | section2.3.2.8  |
|                   | BadVAddr  | 8        | 0        | section2.3.2.9  |
| Exception Control | Cause     | 13       | 0        | section2.3.3.1  |
|                   | EPC       | 14       | 0        | section2.3.3.2  |
|                   | ErrorEPC  | 30       | 0        | section2.3.3.3  |
| Timer Registers   | Count     | 9        | 0        | section 2.3.4.1 |
|                   | Compare   | 11       | 0        | section2.3.4.2  |
| Cache Management  | TagLo     | 28       | 0        | section2.3.5.1  |

### Table 2.1 CP0 Register Grouped by Function

4

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.

XBurst®1 CPU Core Programming Manual



|                         | DataLo      | 28 | 1 | section2.3.5.2  |
|-------------------------|-------------|----|---|-----------------|
|                         | ErrCtl      | 26 | 0 | section2.3.5.3  |
| Shadow Registers        | SRStl       | 12 | 2 | section2.3.6.1  |
|                         | SRSMap      | 12 | 3 | section2.3.6.2  |
| Performance Monitoring  | PerfCntCtl0 | 25 | 0 | section2.3.7.1  |
|                         | PerfCntCnt0 | 25 | 1 | section2.3.7.2  |
|                         | PerfCntCtl1 | 25 | 2 | section2.3.7.3  |
|                         | PerfCntCnt1 | 25 | 3 | section2.3.7.4  |
| Debug                   | Debug       | 23 | 0 | section2.3.8.1  |
|                         | Debug2      | 23 | 6 | section2.3.8.2  |
|                         | DEPC        | 24 | 0 | section2.3.8.3  |
|                         | DESAVE      | 31 | 0 | section2.3.8.4  |
|                         | WatchLo     | 18 | 0 | section2.3.8.5  |
|                         | WatchHi     | 19 | 0 | section2.3.8.6  |
| User Mode Support       | HWREna      | 7  | 0 | section2.3.9.1  |
|                         | LLAddr      | 17 | 0 | section2.3.9.2  |
| Kernel Mode Support     | KScratch1   | 31 | 2 | section2.3.10.1 |
|                         | KScratch2   | 31 | 3 | section2.3.10.2 |
|                         | KScratch3   | 31 | 4 | section2.3.10.3 |
|                         | KScratch4   | 31 | 5 | section2.3.10.4 |
|                         | KScratch5   | 31 | 6 | section2.3.10.5 |
|                         | KScratch6   | 31 | 7 | section2.3.10.6 |
| Multiple core registers | CoreCtrl    | 11 | 6 | section2.3.11.1 |
|                         | CoreStat    | 11 | 7 | section2.3.11.2 |
|                         | CorelRQM    | 16 | 6 | section2.3.11.3 |
|                         | Mailbox0    | 22 | 0 | section2.3.11.4 |
|                         | Mailbox1    | 22 | 1 | section2.3.11.5 |
|                         | Mailbox2    | 22 | 2 | section2.3.11.6 |
|                         | Mailbox3    | 22 | 3 | section2.3.11.7 |
|                         | SpinLock    | 9  | 6 | section2.3.11.8 |
|                         | SpinAtom    | 9  | 7 | section2.3.11.9 |



# 2.1.2 CP0 Registers Grouped by Number

The following table provides a numerical list of the processor CP0 register.

|     | Reg | ister     | Function                                          | Location        |
|-----|-----|-----------|---------------------------------------------------|-----------------|
| Num | Sel | Name      |                                                   |                 |
| 0   | 0   | Index     | Index into the TLB array                          | section 2.3.2.1 |
| 1   | 0   | Random    | Randomly generated index into the TLB array       | section2.3.2.2  |
| 2   | 0   | EntryLo0  | Low-order portion of the TLB entry for even-      | section2.3.2.3  |
|     |     |           | numbered virtual pages.                           |                 |
| 3   | 0   | EntryLo1  | Low-order portion of the TLB entry for            | section2.3.2.3  |
|     |     |           | odd-numbered virtual pages.                       |                 |
| 4   | 0   | Context   | Pointer to page table entry in memory.            | section2.3.2.5  |
| 5   | 0   | PageMask  | PageMask controls the variable page sizes in      | section2.3.2.6  |
|     |     |           | TLB entries.                                      |                 |
| 5   | 1   | PageGrain | PageGrain controls the granularity of the page    | section2.3.2.7  |
|     |     |           | sizes in TLB entries.                             |                 |
| 6   | 0   | Wired     | Controls the number of fixed ("wired") TLB        | section2.3.2.8  |
|     |     |           | entries.                                          |                 |
| 7   | 0   | HWREna    | Enable access via the RDHWR instruction to        | section2.3.9.1  |
|     |     |           | selected hardware registers in non-privileged     |                 |
|     |     |           | mode.                                             |                 |
| 8   | 0   | BadVaddr  | Reports the address for the most recent address-  | section2.3.2.9  |
|     |     |           | related exception.                                |                 |
| 9   | 0   | Count     | Processor cycle count                             | section 2.3.4.1 |
| 9   | 6   | SpinLock  | Spinlock register                                 | section2.3.11.8 |
| 9   | 7   | SpinAtom  |                                                   | section2.3.11.9 |
| 10  | 0   | EntryHi   | High-order portion of the TLB entry.              | section2.3.2.4  |
| 11  | 0   | Compare   | Timer interrupt control.                          | section2.3.4.2  |
| 11  | 6   | CoreCtrl  | Multiple core control register                    | section2.3.11.1 |
| 11  | 7   | CoreStat  | Multiple core status register.                    | section2.3.11.2 |
| 12  | 0   | Status    | Processor status and control.                     | section2.3.1.10 |
| 12  | 1   | IntCtl    | Setup for interrupt vector and interrupt priority | section2.3.1.11 |
|     |     |           | features.                                         |                 |
| 12  | 2   | SRSCtl    | Shadow register set control                       | section2.3.6.1  |
| 12  | 3   | SRSMap    | Shadow register map                               | section2.3.6.2  |
| 13  | 0   | Cause     | Cause of last exception                           | section2.3.3.1  |
| 14  | 0   | EPC       | Program counter at last exception.                | section2.3.3.2  |
| 15  | 0   | RPID      | Processor identification and revision             | section2.3.1.8  |
| 15  | 1   | EBase     | Exception base address.                           | section2.3.1.9  |
| 16  | 0   | Config    | Configuration register.                           | section2.3.1.1  |
| 16  | 1   | Config1   | Configuration for MMU, catches etc.               | section2.3.1.2  |

## Table 2.2 CP0 Registers Grouped by Number

6

XBurst®1 CPU Core Programming Manual

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



| 16 | 2 | Config2     | Configuration for MMU ,caches etc.              | section2.3.1.3  |
|----|---|-------------|-------------------------------------------------|-----------------|
| 16 | 3 | Config3     | Interrupt and ASE capabilities.                 | section2.3.1.4  |
| 16 | 4 | Config4     | Indicates presence of Config5 register          | section2.3.1.5  |
| 16 | 5 | Config5     | Provides information on EVA and cache error     | section2.3.1.6  |
|    |   |             | exception vector                                |                 |
| 16 | 6 | CorelRQM    | Multiple core interrupt request mask register   | section2.3.11.3 |
| 16 | 7 | Config7     | BTB Configuration                               | section2.3.1.7  |
| 17 | 0 | LLAddr      | Contains the physical address ready by the most | section2.3.9.2  |
|    |   |             | recent Load Linked (LL) instruction.            |                 |
| 18 | 0 | WatchLo     | Watchpoint address. (low order)                 | section2.3.8.5  |
| 19 | 0 | WatchHi     | Watchpoint address (high order) and mask.       | section2.3.8.6  |
| 22 | 0 | Mailbox0    | Mailbox register 0                              | section2.3.11.4 |
| 22 | 1 | Mailbox1    | Mailbox register 1                              | section2.3.11.5 |
| 22 | 2 | Mailbox2    | Mailbox register 2                              | section2.3.11.6 |
| 22 | 3 | Mailbox3    | Mailbox register 3                              | section2.3.11.7 |
| 23 | 0 | Debug       | EJTAG Debug register.                           | section2.3.8.1  |
| 23 | 6 | Debug2      | EJTAG Debug 2 register.                         | section2.3.8.2  |
| 24 | 0 | DEPC        | Restart address from last EJTAG debug           | section2.3.8.3  |
|    |   |             | exception.                                      |                 |
| 25 | 0 | PerfCntCtl0 | Performance counter 0 control                   | section2.3.7.1  |
| 25 | 1 | PerfCntCnt0 | Performance counter 0 count                     | section2.3.7.2  |
| 25 | 2 | PerfCntCtl1 | Performance counter 1 control                   | section2.3.7.3  |
| 25 | 3 | PerfCntCnt1 | Performance counter 1 count                     | section2.3.7.4  |
| 26 | 0 | ErrCtl      | Software test enable of way-select and Data     | section2.3.5.3  |
|    |   |             | RAM arrays for I-Cache and D-Cache.             |                 |
| 28 | 0 | TagLo       | Cache tag read/write interface for I-Cache and  | section2.3.5.1  |
|    |   |             | D-Cache.                                        |                 |
| 28 | 1 | DataLo      | Low-order data read/write interface for I-Cache | section2.3.5.2  |
|    |   |             | and D-Cache                                     |                 |
| 30 | 0 | ErrorEPC    | Program counter at last error                   | section2.3.3.3  |
| 31 | 0 | DESAVE      | Debug handler scratchpad register.              | section2.3.8.4  |
| 31 | 2 | KScratch1   | Kernel scratch pad register 1.                  | section2.3.10.1 |
| 31 | 3 | KScratch2   | Kernel scratch pad register 2.                  | section2.3.10.2 |
| 31 | 4 | KScratch3   | Kernel scratch pad register 3.                  | section2.3.10.3 |
| 31 | 5 | KScratch4   | Kernel scratch pad register 4.                  | section2.3.10.4 |
| 31 | 6 | KScratch5   | Kernel scratch pad register 5.                  | section2.3.10.5 |
| 31 | 7 | KScrathc6   | Kernel scratch pad register 5.                  | section2.3.10.6 |



## 2.2 CP0 register Formats

This section contains descriptions of each CP0 register. The register are listed in numerical order, first by register number, then by select field number.

## 2.2.1 CP0 Register Field Types

For each register described below, field descriptions include the read/write properties of the field , and the reset value of the field.

For each register described below, field descriptions include the read/write access properties of the field and the reset state of the field. The read/write access properties are described in below table.

| Notation | Hardware Interpretation                           | Software Interpretation                                              |  |  |  |
|----------|---------------------------------------------------|----------------------------------------------------------------------|--|--|--|
| R/W      | A filed in which all bits are readable and write  | able by software and potentially by hardware.                        |  |  |  |
|          | Hardware updates of this field are visible by     | software reads. Software updates of this field                       |  |  |  |
|          | are visible by hardware reads.                    |                                                                      |  |  |  |
| R        | A field that is either static or is updated only  | A field to which the value written by                                |  |  |  |
|          | by hardware.                                      | software is ignored by hardware. Software                            |  |  |  |
|          | If the Reset State of this field is either "0" or | may write any value to this field without                            |  |  |  |
|          | "1", hardware initializes this field to zero or   | affecting hardware behavior, Software read                           |  |  |  |
|          | to the appropriate state, respectively, on        | s of this field                                                      |  |  |  |
|          | poweron.                                          |                                                                      |  |  |  |
| W0       | Hardware can write 1's or 0's to this field       | Software writes will only cause the bit to be                        |  |  |  |
|          |                                                   | cleared. Software can never set this bit.                            |  |  |  |
| W1C      | Hardware can write 1's or 0's to this field.      | Software should write "1" to this bit to clear                       |  |  |  |
|          |                                                   | it. An example is the <i>I</i> , <i>R</i> and <i>W</i> bit fields in |  |  |  |
|          |                                                   | the WatchHi0 register.                                               |  |  |  |
| Reserved | A field that hardware does not update, and        | A field to which the value written by                                |  |  |  |
|          | for which hardware can assume a zero              | software must be zero. Software writes of                            |  |  |  |
|          | value.                                            | non-zero values to this field may result in                          |  |  |  |
|          |                                                   | UNDEFINED behavior of the hardware.                                  |  |  |  |
|          |                                                   | Software reads of this field return zero as                          |  |  |  |
|          |                                                   | long as all previous software writes are                             |  |  |  |
|          |                                                   | zero.                                                                |  |  |  |

Table 2.3 CP0 Register Field R/W Access Types

8

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.

# 2.3 CP0 Register Descriptions

The following subsections describe the CP0 registers listed in above.

## 2.3.1 CPU Configuration and Status Registers

This section contains the following CPU Configuration and Status registers.

- <u>Section 2.3.1.1, "Device Configuration -Config(CP0 Register16, Select 0)"</u>
- Section 2.3.1.2, "Device Configuration 1-Config 1(CP0 Register16, Select1)"
- Section 2.3.1.3 "Device Configuration 1-Config 2(CP0 Register16, Select2)"
- Section 2.3.1.4, "Device Configuration 1-Config 3(CP0 Register16, Select3)"
- Section 2.3.1.5, "Device Configuration 1-Config 4(CP0 Register16, Select4)"
- Section 2.3.1.6, "Device Configuration 1-Config 5(CP0 Register16, Select5)"
- Section 2.3.1.7," Processor ID-PRID(CP0 Register 15, Select 0)"
- <u>Section 2.3.1.7," Status (CP0 Register 12, Select 0)"</u>
- Section 2.3.1.7," Interrupt Control IntCtl (CP0 Register 12, Select 1)"

## 2.3.1.1 Device Configuration -Config(CP0 Register16, Select 0)

The *Config* register specifies various configuration and capabilities information. Most of the fields in the *Config* register are initialized by hardware during the reset period. Moreover, K0 field must be initialized in the reset exception handler.

|    |      |      |      | eeg               |    | ,     |       |     |   |          |    |   |    |
|----|------|------|------|-------------------|----|-------|-------|-----|---|----------|----|---|----|
| 31 | 30 2 | 8272 | 5 24 | 21 20 19 18 17 16 | 15 | 14 13 | 12 10 | 9 7 | 6 | 4        | 3  | 2 | 0  |
| М  | K23  | Ku   |      | Impl              | BE | AT    | AR    | MT  |   | Reserved | VI |   | KO |

| Name | Bits  | Description                                                    | R/W | Reset  |
|------|-------|----------------------------------------------------------------|-----|--------|
| М    | 31    | This bit is hardwired to "1" to indicated the presence of the  | R   | 1      |
|      |       | Config1 register.                                              |     |        |
| K23  | 30:28 | This field unused in the processor.                            | R   | 0      |
| KU   | 27:25 | They should be written as zero only.                           | R   | 0      |
| Impl | 24:16 | This field is reserved for implementation, and is not          |     | 0      |
|      |       | implement.                                                     | R   |        |
|      |       | Must written as zeros, and read as zeros,                      |     |        |
| BE   | 15    | Indicates the endian mode in which the processor is            | R   | HW     |
|      |       | running:                                                       |     | config |
|      |       | 0: Little endian                                               |     |        |
|      |       | 1: Big endian                                                  |     |        |
| AT   | 14:13 | Architecture type implemented by the processor.                | R   | 0      |
|      |       | This bits encoding value denotes address and register width    |     |        |
|      |       | The implemented instruction sets are denoted by the ISA        |     |        |
|      |       | register field of Config3.                                     |     |        |
|      |       | This field is hardwired to 2'b00 to indicate architecture type |     |        |

## Config Register

XBurst®1 CPU Core Programming Manual

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



|          |       | is MIPS32.                                                    |     |   |
|----------|-------|---------------------------------------------------------------|-----|---|
| AR       | 12:10 | Architecture revision level.                                  | R   | 1 |
|          |       | This bit always reads 1 to reflect Release 3 of MIPS32        |     |   |
|          |       | architecture.                                                 |     |   |
| MT       | 9:7   | MMU type. This field is hardwired to 3'b001 to indicate       | R   | 1 |
|          |       | standard TLB .                                                |     |   |
| Reserved | 6:4   | Must be written as zero; returns zero on read                 | R   | 0 |
| VI       | 3     | Virtual instruction cache. This field is hardwired to 1'b0 to | R   | 0 |
|          |       | indicate instruction cache is not virtual.                    |     |   |
| K0       | 2:0   | Kseg0 cache attributes.                                       | R/W | 2 |
|          |       | 0~1: Cacheable, noncoherent, write-through, no write          |     |   |
|          |       | allocate                                                      |     |   |
|          |       | 2, 7: Uncacheable                                             |     |   |
|          |       | 3~6:Cacheable, noncoherent, write-back, write allocate        |     |   |



## 2.3.1.2 Device Configuration 1-Config 1(CP0 Register16, Select1)

The *Config1* register is an adjunct to the *Config* register and encodes additional capabilities information. All fields in the *Config1* register are read-only.

The Icahce and Dcache configuration parameters include encoding for the number of sets per way, the line size, and the associativity. The total cache size for a cache is therefore:

Cache Size = Associatuvity \* Line Size \* Set Per Way

#### **Config1 Register**

| 31 30 | 2        | 25 24 | 22 | 21 19 | 18 16 | 15 13 | 12 10 | 9 7 | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-------|----------|-------|----|-------|-------|-------|-------|-----|----|----|----|----|----|----|----|
| М     | MMU size | I     | S  | IL    | IA    | DS    | DL    | DA  | C2 | MD | PC | WR | CA | EP | FP |

| Name     | Bits  | Description                                                                                                                                                               | R/W | Reset |
|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| М        | 31    | Denotes that the Config2 register is implemented at a select                                                                                                              | Б   | 1     |
|          |       | field value of 1                                                                                                                                                          | ĸ   |       |
| MMU size | 30:25 | Number of entries in the TLB minus one.<br>The value 0 through 63 in this field correspond to 1 to 64<br>TLB entries.<br>This field read as 0x1f indicate has 32 entries. | R   | 0x1F  |
| IS       | 24:22 | L1 instruction cache set per way. In this core, the instruction                                                                                                           |     | 1     |
|          |       | cache set per way is fixed at 128 .This field is encodes as                                                                                                               |     |       |
|          |       | follow:                                                                                                                                                                   | Б   |       |
|          |       | 000:Reserved                                                                                                                                                              | ĸ   |       |
|          |       | 001:128 set per way                                                                                                                                                       |     |       |
|          |       | 010-111: Reseveed.                                                                                                                                                        |     |       |
| IL       | 21:19 | L1 instruction cache line size. In this core, the instruction                                                                                                             |     | 4     |
|          |       | cache line size is fixed at 32 bytes. As such , this field                                                                                                                |     |       |
|          |       | encoded as follows:                                                                                                                                                       | Б   |       |
|          |       | 000-011:Reserved                                                                                                                                                          | ĸ   |       |
|          |       | 100 :32 byte line size                                                                                                                                                    |     |       |
|          |       | 101-111: Reserved.                                                                                                                                                        |     |       |
| IA       | 18:16 | L1 Instruction cache associativity. In this core, the                                                                                                                     |     | 3     |
|          |       | instruction cache associativity is fixed at 4 ways. As such,                                                                                                              |     |       |
|          |       | this field is encodes as follows:                                                                                                                                         | Б   |       |
|          |       | 000-010:Reserved                                                                                                                                                          | n.  |       |
|          |       | 011 :4 ways                                                                                                                                                               |     |       |
|          |       | 100-111:Reserved                                                                                                                                                          |     |       |
| DS       | 15:13 | L1 Data cache number of sets per way. In this core , the data cache number of sets per way is fixed at 128. This field is encodes as follow: 000: Reserved                | R   | 1     |
|          |       | 001:128 set per way<br>010-111: Reseveed                                                                                                                                  |     |       |
| DL       | 12:10 | L1 data cache line size. In this core, the data cache line size                                                                                                           |     | 4     |
|          |       | is fixed at 32 bytes. As such, this field encoded as follows:                                                                                                             | R   |       |
|          |       | 000-011:Reserved                                                                                                                                                          |     |       |



|    |     | 100 :32 byte line size                                           |      |   |
|----|-----|------------------------------------------------------------------|------|---|
|    |     | 101-111: Reserved.                                               |      |   |
| DA | 9:7 | L1 data cache associativity. In this core, the data cache        |      | 3 |
|    |     | associativity is fixed at 4 ways. As such, this field is encodes |      |   |
|    |     | as follows:                                                      | D    |   |
|    |     | 000-010:Reserved                                                 |      |   |
|    |     | 011 :4 ways                                                      |      |   |
|    |     | 100-111:Reserved                                                 |      |   |
| C2 | 6   | Coprocessor 2 implemented:                                       | D    | 1 |
|    |     | 0x1: Coprocessor 2 implements.                                   | IX . |   |
| MD | 5   | MDMX Application Specific Extension (ASE).                       |      | 0 |
|    |     | A logic '0' indicate that the MDMX ASE is not implemented in     | R    |   |
|    |     | the floating point unit (FPU) of the core.                       |      |   |
| PC | 4   | Performance Counter enable.                                      |      | 1 |
|    |     | There is at least one performance counter implemented in         | Б    |   |
|    |     | this core. Hence this bit is always logic '1'. Refer to the      | ĸ    |   |
|    |     | PerfCtl0-1 and PerfCnt0-1 registers for more information.        |      |   |
| WR | 3   | Watch registers implemented.                                     |      | 1 |
|    |     | This bit always reads 1 because this core always has watch       | R    |   |
|    |     | registers. Refer to the WathcLo/WatchHi registers.               |      |   |
| CA | 2   | MIPS16e present. This bit always reads 0 to indicate the         | D    | 0 |
|    |     | MIPS16e compressed-code instruction set is not available.        | n    |   |
| EP | 1   | EJTAG implemented. This bit always reads 1 as the EJTAG          | D    | 1 |
|    |     | debug unit is provided on this core.                             | ĸ    |   |
| FP | 0   | FPU implemented.                                                 |      | 1 |
|    |     | This bit indicates not only that the processor contains          |      |   |
|    |     | support for a floating point unit, but that such a unit is       | D    |   |
|    |     | attached.                                                        | ĸ    |   |
|    |     | If an FPU is implemented, the capabilities of the FPU can be     |      |   |
|    |     | read from the capability bits in the FIR CP1 register.           |      |   |



## 2.3.1.3 Device Configuration 2-Config 2(CP0 Register16, Select2)

The Config2 register encodes level 2 cache configurations.(level 3 cache not implemented).

|    | Configs Register |    |       |       |    |       |      |     |     |  |  |  |
|----|------------------|----|-------|-------|----|-------|------|-----|-----|--|--|--|
| 31 | 30 28            | 27 | 24 23 | 20 19 | 16 | 15 12 | 11 8 | 7 4 | 3 0 |  |  |  |
| М  | TU               | TS | TL    |       | TA | SU    | SS   | SL  | SA  |  |  |  |

| Name | Bits  | Description                                                       | R/W | Reset |
|------|-------|-------------------------------------------------------------------|-----|-------|
| М    | 31    | This bit is hardwired to '1' to indicate the presence of the      | D   | 1     |
|      |       | Config3 register.                                                 | ĸ   |       |
| TU   | 30:28 | An L3 cache not implemented in this core. As such, the TU,        | R   | 0     |
| TS   | 27:24 | TS,TL,TA bits of this register, which report L3 information,      | R   | 0     |
| TL   | 23:20 | are not used and are all tied to 0.                               | R   | 0     |
| ТА   | 19:16 |                                                                   | R   | 0     |
| SU   | 15:12 | Implementation-specific secondary cache control or status         |     | 1     |
|      |       | bits.                                                             | п   |       |
|      |       | This bit always reads 1 to indicate Secondary cache               | к   |       |
|      |       | implemented.                                                      |     |       |
| SS   | 11:8  | L2 cache set per way. In this core, the cache set per way is      | R   | 5     |
|      |       | fixed at 2048 . This field is encodes as follow:                  |     |       |
|      |       | 000-100:Reserved                                                  |     |       |
|      |       | 101 :2048 set per way                                             |     |       |
| SL   | 7:4   | L2 cache line size. In this core, the cache line size is fixed at | R   | 4     |
|      |       | 32 bytes. As such , this field encoded as follows:                |     |       |
|      |       | 000-011:Reserved                                                  |     |       |
|      |       | 100 :32 byte line size                                            |     |       |
|      |       | 101-111: Reserved.                                                |     |       |
| SA   | 3:0   | L2 cache associativity. In this core, the cache associativity is  | R   | 7     |
|      |       | fixed at 8 ways. As such, this field is encodes as follows:       |     |       |
|      |       | 000-110:Reserved                                                  |     |       |
|      |       | 111 :8 ways                                                       |     |       |



## 2.3.1.4 Device Configuration 3-Config 3(CP0 Register16, Select3)

Config 3 provides information about the presence of optional extensions to the base MIPS32 architecture in addition to those specified in Config 2. All fields in the Config3 register are read-only.

**Config3 Register** 

| _ | 31 | 30  | 29    | 28       | 27 | 26 | 25 | 24 | 23       | 22 21 | 20 | 19  | 18 | 17  | 16       | 15 | 14 | 13   | 12  | 11    | 10   | 9     | 8   | 7   | 6    | 5    | 4  | 3    | 2  | 1  | 0  |
|---|----|-----|-------|----------|----|----|----|----|----------|-------|----|-----|----|-----|----------|----|----|------|-----|-------|------|-------|-----|-----|------|------|----|------|----|----|----|
|   | Μ  | BPG | CMGCR | Reserved | BP | BI | SC | PW | Reserved | IPLW  | М  | IMA | R  | MCU | ISAOnExc | IS | A  | ULRI | RXI | DSP2P | DSPP | CTXTC | ITL | LPA | VEIC | VInt | SP | CDMM | MT | SM | TL |

| Name     | Bits  | Description                                                         | R/W | Reset |
|----------|-------|---------------------------------------------------------------------|-----|-------|
| М        | 31    | Denotes that the Config4 register is implemented at a select        | R   | 1     |
|          |       | field value of 1                                                    |     |       |
| BPG      | 30    | Big Pages feature is implemented.                                   | R   | 0     |
|          |       | Always read as 1'b0, indicates Big Pages are not                    |     |       |
|          |       | implemented and PageMask register is 32bit wide.                    |     |       |
| CMGCR    | 29    | Coherency Manager memory-mapped Global Configuration                | R   | 0     |
|          |       | Register Space is implemented.                                      |     |       |
|          |       | Always read as 1'b0, indicates CMGCR space is not                   |     |       |
|          |       | implemented.                                                        |     |       |
| Reserved | 28    | Must be written as zero; returns zero on read                       | R   | 0     |
| BP       | 27    | BadInstrP register implemented.                                     | R   | 0     |
|          |       | Always read as 1'b0, indicates BadInstrP register not               |     |       |
|          |       | implemented.                                                        |     |       |
| BI       | 26    | BadInstr register implemented.                                      | R   | 0     |
|          |       | Always read as 1'b0, indicates BadInstr register not                |     |       |
|          |       | implemented.                                                        |     |       |
| SC       | 25    | Segment Control implemented.                                        | R   | 0     |
|          |       | Always read as 1'b0, indicates Segment Control not                  |     |       |
|          |       | implemented.                                                        |     |       |
| PW       | 24    | Hardware Page Table Walk implemented.                               | R   | 0     |
|          |       | Always read as 1'b0, indicates Page Table Walking not               |     |       |
|          |       | implemented.                                                        |     |       |
| Reserved | 23    | Must be written as zero; returns zero on read                       | R   | 0     |
| IPLW     | 22:21 | Config $3_{MCU}$ is zero, then MCU ASE is not implemented and       | R   | 0     |
|          |       | this field is not used.                                             |     |       |
| MMAR     | 20:18 | Config3 <sub>ISA</sub> is zero, then microMIPS32 is not implemented | R   | 0     |
|          |       | and this field is not used.                                         |     |       |
| MCU      | 17    | MCU ASE is implemented.                                             | R   | 0     |
|          |       | Always read as zero, indicates MCU ASE is not                       |     |       |
|          |       | implemented.                                                        |     |       |
| ISAOnEx  | 16    | Reflects the Instruction Set Architecture used after vectoring      | R   | 0     |

XBurst®1 CPU Core Programming Manual



| С     |       | to an exception.                                            |   |   |
|-------|-------|-------------------------------------------------------------|---|---|
|       |       | Always read as zero, indicates MIPS32 is used on entrance   |   |   |
|       |       | to an exception vector.                                     |   |   |
| ISA   | 15:14 | Indicates Instruction Set Availability.                     | R | 0 |
|       |       | These bits are always 0 to indicate MIPS32.                 |   |   |
| ULRI  | 13    | UserLocal register implemented.                             | R | 0 |
|       |       | Always read as zero, indicated UserLocal register is not    |   |   |
|       |       | implemented.                                                |   |   |
| RXI   | 12    | Indicates whether the RIE and XIE bits exist within the     | R | 1 |
|       |       | PageGrain register.                                         |   |   |
|       |       | Read always as one, indicates the RIE and XIE bits are      |   |   |
|       |       | implemented within the PageGrain register.                  |   |   |
| DSP2P | 11    | MIPS DSP ASE Revision 2 implemented.                        | R | 0 |
|       |       | Always read as zero, indicates Revision 2 of the MIPS DSP   |   |   |
|       |       | ASE is not implemented.                                     |   |   |
| DSPP  | 10    | MIPS DSP ASE implemented.                                   | R | 0 |
|       |       | Always read as zero, indicates MIPS DSP ASE is not          |   |   |
|       |       | implemented.                                                |   |   |
| CTXTC | 9     | ContextConfig register is implemented.                      | R | 0 |
|       |       | Always read as zero, indicates ContextConfig is not         |   |   |
|       |       | implemented.                                                |   |   |
| ITL   | 8     | MIPS IFlow Trace mechanism implemented.                     | R | 0 |
|       |       | Always read as zero, indicates MIPS IFlow Trace is not      |   |   |
|       |       | implemented.                                                |   |   |
| LPA   | 7     | Our processor is MIPS32 processor and this bit returns zero | R | 0 |
|       |       | on read.                                                    |   |   |
| VEIC  | 6     | Support for an external interrupt controller.               | R | 0 |
|       |       | Always read as zero, indicates EIC interrupt mode not       |   |   |
|       |       | support.                                                    |   |   |
| VInt  | 5     | Vectored interrupt implemented. This bit indicates whether  | R | 1 |
|       |       | vectored interrupts are implemented. On this core, this bit |   |   |
|       |       | reads 1 to indicate the CPU can handle vectored interrupts. |   |   |
| SP    | 4     | Small (1KByte) page support is implemented.                 | R | 0 |
|       |       | Always reads 0 to indicate the CPU does not support 1Kbyte  |   |   |
|       |       | TLB pages.                                                  |   |   |
| CDMM  | 2     | Common Device Memory Map implemented.                       | R | 0 |
|       |       | Always read as zero, indicates CDMM is not implemented.     |   |   |
| MT    | 2     | MIPS MT ASE implemented.                                    | R | 0 |
|       |       | Always read as zero, indicates MIPS MT ASE is not           |   |   |
|       |       | implemented.                                                |   |   |
| SM    | 1     | SmartMIPS ASE implemented.                                  | R | 0 |
|       |       | Reads 0 to indicate the CPU does not include the            |   |   |



|    |   | instructions of the SmartMIPS ASE.                    |   |   |
|----|---|-------------------------------------------------------|---|---|
| TL | 0 | Trace Logic implemented.                              | R | 0 |
|    |   | Read as 0 to indicate Trace Logic is not implemented. |   |   |



## 2.3.1.5 Device Configuration 4-Config 4(CP0 Register16, Select4)

The *Config4* register encodes additional capabilities such as TLBNV instruction support and the number of kernel scratch registers.

#### **Config4 Register**

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| M | E ∎ | VTLBSize<br>Ext | KscrExist | MMUExD<br>ef | Reserved | FTLBPageSi<br>ze | FTLBWay<br>s | FTLBSets |
|---|-----|-----------------|-----------|--------------|----------|------------------|--------------|----------|
|---|-----|-----------------|-----------|--------------|----------|------------------|--------------|----------|

| Name      | Bits  | Description                                                           | R/W | Reset |
|-----------|-------|-----------------------------------------------------------------------|-----|-------|
| М         | 31    | Denotes that the Config5 register is implemented at a select          | R   | 1     |
|           |       | field value of 1                                                      |     |       |
| IE        | 30:29 | TLB invalidate instruction support/configuration.                     | R   | 0     |
|           |       | Read as zero, indicates TLBINV, TLBINVF, EntryHi <sub>EHINV</sub> not |     |       |
|           |       | support by hardware.                                                  |     |       |
| AE        | 28    | Read as zero, indicates EntryHI <sub>ASID</sub> is not extened.       | R   | 0     |
| VTLBSize  | 27:24 | VTLB is not implemented and this field read as zero.                  | R   | 0     |
| Ext       |       |                                                                       |     |       |
| KScrExist | 23:16 | Indicates how many scratch registers are available to                 | R   | 0xfd  |
|           |       | kernel-mode software within COP0 register 31.In this CPU,             |     |       |
|           |       | six kernel scratch registers are included at register 2,3,4,5,6       |     |       |
|           |       | and 7.                                                                |     |       |
|           |       | Each bit represents a select for Coprocessor0 Register 31.            |     |       |
|           |       | Bit 16 represents Select 0(DESAVE register), Bit 23                   |     |       |
|           |       | represents Select 7. If the bit is set, the associated scratch        |     |       |
|           |       | register is implemented and available for kernel-mode                 |     |       |
|           |       | software.                                                             |     |       |
|           |       | Therefore, this field contains a value of 0xfd(8'b11111101).          |     |       |
|           |       | This indicates that bits 23-18 are set, corresponding to              |     |       |
|           |       | selects 7, 6,5,4,3 and 2.                                             |     |       |
| MMUExD    | 15:14 | MMU Extension Definition.                                             | R   | 0     |
| ef        |       | Read as zero, indicates Config4 [12:0] must be written as             |     |       |
|           |       | zero, returns zeros on read.                                          |     |       |
| Reserved  | 13    | Must be written as zero, returns zeros on read.                       | R   | 0     |
| FTLBPag   | 12:8  | A FTLB not implemented in this core. As such,                         | R   | 0     |
| eSize     |       | FTLBPageSize, FTLBWays, FTLBSets bits of this register,               |     |       |
| FTLBWay   | 7:4   | which report FTLB information, are not used and are all tied          | R   | 0     |
| S         |       | to 0.                                                                 |     |       |
| FTLBSets  | 3:0   |                                                                       | R   | 0     |



## 2.3.1.6 Device Configuration 5-Config 5(CP0 Register16, Select5)

The *Config5* register encodes additional capabilities for the address mode programming and cache error exceptions.

| Co | nfia5 | Roc | nictor |
|----|-------|-----|--------|
| 60 | myə   | ner | JISLEI |

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Name     | Bits | Description                                                     | R/W | Reset |
|----------|------|-----------------------------------------------------------------|-----|-------|
| М        | 31   | Denotes that the Config6 register is not implemented at a       | R   | 0     |
|          |      | select field value of 0                                         |     |       |
| К        | 30   | Segmentation Control is not implemented and this bit read       | R   | 0     |
|          |      | as zero.                                                        |     |       |
| CV       | 29   | Segmentation Control is not implemented and this bit read       | R   | 0     |
|          |      | as zero.                                                        |     |       |
| EVA      | 28   | Enhanced Virtual Addressing instructions is not                 | R   | 0     |
|          |      | implemented and read as zero.                                   |     |       |
| Reserved | 27:1 | Must be written as zero; returns zero on read                   | R   | 0     |
| NFExist  | 0    | Indicate that the Nested Fault feature exists.                  | R   | 0     |
|          |      | Read as zero, indicates the nested fault feature is not exists. |     |       |

# 2.3.1.7 Device Configuration 7-Config 7(CP0 Register16, Select7)

Config7 Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

|  | Reserved | ALLOC | BTBV | BTBE |
|--|----------|-------|------|------|
|--|----------|-------|------|------|

| Name     | Bits | Description                                                  | R/W | Reset |
|----------|------|--------------------------------------------------------------|-----|-------|
| Reserved | 31:3 | Must be written as zero, returns zeros on read.              | R   | 0     |
| ALLOC    | 2    | Allocate hint for PREF                                       | RW  | 0     |
| BTBV     | 1    | Writing 1to this bit to invalidate BTB. Read always as zero. | RW  | 0     |
| BTBE     | 0    | BTB enable.                                                  | RW  | 0     |



## 2.3.1.8 Processor ID-PRId(CP0 Register 15, Select 0)

The Processor Identification (*PRId*) register is a 32 bit read only register that contains information identifying manufacturer, manufacturing options ,processor identification and revision level of the processor.

|    |          | PRId       | Register     |    |          |
|----|----------|------------|--------------|----|----------|
| 31 | 24       | 23 1       | 6 15 8       | 87 | 0        |
|    | Reserved | Company ID | Processor ID |    | Revision |

| Name         | Bits  | Description                                                   | R/W | Reset  |
|--------------|-------|---------------------------------------------------------------|-----|--------|
| Reserved     | 31:24 | Must be written as zero; returns zero on read                 | R   | 0      |
| Company ID   | 23:16 | Company ID. Identifies the company that designed or           | R   | Preset |
|              |       | manufactured the processor.                                   |     |        |
| Processor ID | 15:8  | Processor ID. Identifies the uA type of processor. This       | R   | Preset |
|              |       | field allows software to distinguish between the various      |     |        |
|              |       | types of processors.                                          |     |        |
|              |       | 1) Generation(15~13): The number of the architecture design.  |     |        |
|              |       | 0 - XBurst1;                                                  |     |        |
|              |       | 1 - XBurst2;                                                  |     |        |
|              |       | others, reserved                                              |     |        |
|              |       | 2) uA(12~8): micro architecture version.                      |     |        |
|              |       | please reference to SOC document.                             |     |        |
| Revision     | 7:0   | The revision number of mass production.                       | R   | preset |
|              |       | 1) Process(7~4): encode of IC process technology.             |     |        |
|              |       | 0 - SMIC40LP;                                                 |     |        |
|              |       | 1 - TSMC40LP;                                                 |     |        |
|              |       | others-reserved                                               |     |        |
|              |       | 2) version(3~0):internal version of different implementation. |     |        |
|              |       | Please refer to SOC document.                                 |     |        |



### 2.3.1.9 Exception Base Address-EBase(CP0 Register 15, Select 1)

The *EBase* register is a read/write register containing the base address of the exception vectors used when *StatusBEV* equals 0, and a read-only CPU number value that may be used by software to distinguish different processor in a multi-processor system.

Bit 31:30 of the *EBase* Register are fixed with the value 2'b10, and the addition of the base address and the exception offset is done inhibiting a carry between bit 29 and bit 30 of the final exception address. The combination of these two restriction forces the final exception address to be in the keseg0 or kseg1 unmapped virtual address segments. For cache error exceptions, bit 29 ir forced to a 1 in the ultimate exception base address segment.

If the value of the exception base register is to be changed, this must be done with *StatusBEV* equal to 1. The operation of the processor is UNDEFINED if the exception base field is written with a different value when *StatusBEV* is 0.



| Name           | Bits  | Description                                             | R/W | Reset |
|----------------|-------|---------------------------------------------------------|-----|-------|
| 1              | 31    | This bit is ignored on write and returns one on read    | R   | 1     |
| 0              | 30    | This bit is ignored on write and returns zero on read.  | R   | 0     |
| Exception Base | 29:12 | In conjunction with bits 3130, this field specifies     | RW  | 0     |
|                |       | the base address of the exception vectors when          |     |       |
|                |       | Status <sub>BEV</sub> is zero.                          |     |       |
| Reserved       | 11,10 | Must be written as zero, returns zero on read.          | R   | 0     |
| CPUNum         | 9:0   | This field specifies the number of the CPU in a         |     | 0     |
|                |       | multi-processor system and can be used by               |     |       |
|                |       | software to distinguish a particular processor from     |     |       |
|                |       | the others. The value in this field is set by inputs to | D   |       |
|                |       | the processor hardware when the processor is            | N   |       |
|                |       | implemented in the system environment. In a single      |     |       |
|                |       | processor system, this value should be set to zero.     |     |       |
|                |       | This field can also be read via RDHWR register 0.       |     |       |



## 2.3.1.10 Status (CP0 Register 12, Select 0)

The Status register is a read/write register that contains the operating mode, interrupt enabling and the diagnostic states of the processor.

|        |    |    |    |    |          |     |    |    |     | St | atus     | s R | legister |   |   |          |    |          |     |     |   |
|--------|----|----|----|----|----------|-----|----|----|-----|----|----------|-----|----------|---|---|----------|----|----------|-----|-----|---|
| 31     | 28 | 27 | 26 | 25 | 24 23    | 22  | 21 | 20 | 19  | 18 |          | 16  | 15       | 8 | 7 | 5        | 4  | 3        | 2   | 1   | 0 |
| CU3-CI | JO | RP | FR | RE | Reserved | BEV | TS | SR | IMN |    | Reserved |     | IM[7:0]  |   |   | Reserved | MU | Reserved | ERL | EXL | Ш |

| Name     | Bits | Description                                                  | R/W | Reset |
|----------|------|--------------------------------------------------------------|-----|-------|
| CU3      | 31   | Coprocessor 3 Usable. Because the CPU does not support       | RW  | 0     |
|          |      | a coprocessor 3, Status <sub>CU3</sub> is hardwired to zero. |     |       |
| CU2      | 30   | Coprocessor 2 Usable. Controls access to coprocessor 2.      | RW  | 0     |
|          |      | 0: Access not allowed.                                       |     |       |
|          |      | 1: Access allowed.                                           |     |       |
|          |      | In this core, CU2 is used for MXU unit.                      |     |       |
| CU1      | 29   | Coprocessor 1 Usable. Controls access to coprocessor 1.      | RW  | 0     |
|          |      | 0: Access not allowed.                                       |     |       |
|          |      | 1: Access allowed.                                           |     |       |
|          |      | CU1 is used for a floating-point unit.                       |     |       |
| CU0      | 28   | Coprocessor 0 is always usable when the processor is         | RW  | 0     |
|          |      | running in Kernel Mode or Debug Mode, independent of the     |     |       |
|          |      | state of the CU0 bit.                                        |     |       |
| RP       | 27   | Enables reduced power mode implemented.                      | R   | 0     |
|          |      | Always read as zero, indicate reduced power mode is not      |     |       |
|          |      | implemented.                                                 |     |       |
| FR       | 26   | Floating Register. This bit is used to control the           | R   | 0     |
|          |      | floating-point register mode for 64-bit point unit.          |     |       |
|          |      | This bit always read as zero, indicate the floating-point    |     |       |
|          |      | register can contain any 32-bit data byte, 64-bit data types |     |       |
|          |      | are store in even-odd pairs of registers.                    |     |       |
| RE       | 25   | Reverse Endian. Enables Reverse endianness for               | R   | 0     |
|          |      | instructions that execute in User mode. This bit is always 0 |     |       |
|          |      | as this feature is not support in the CPU.                   |     |       |
| MX       | 24   | MIPS DSP extension. This bit is always 0 in the CPU,         | R   | 0     |
|          |      | indicate MIPS DSP is not implemented.                        |     |       |
| Reserved | 23   | Must be written as zero; returns zero on read                | R   | 0     |
| BEV      | 22   | Controls the location of exception vectors.                  | RW  | 1     |
|          |      | 0: Normal                                                    |     |       |
|          |      | 1: Bootstrap                                                 |     |       |
| TS       | 21   | Indicates that the TLB has detected a match on multiple      | RW  | 0     |

XBurst®1 CPU Core Programming Manual



|          |       | entries. It is implementation dependent whether this                 |     |     |
|----------|-------|----------------------------------------------------------------------|-----|-----|
|          |       | detection occurs at all, on a write to the TLB, or an access to      |     |     |
|          |       | the TLB. When such a detection occurs, the processor                 |     |     |
|          |       | initiates a machine check exception and sets this bit. If the        |     |     |
|          |       | condition can be corrected, this bit should be cleared by            |     |     |
|          |       | software before resuming normal operation.                           |     |     |
| SR       | 20    | Soft Reset. The CPU only supports a full external reset, so          | R   | 0   |
|          |       | this bit is not used and always reads zero.                          |     |     |
| NMI      | 19    | The CPU not implemented an NMI reset, so this bit is not             | R   | 0   |
|          |       | used and always reads zero.                                          |     |     |
| ASE      | 18    | The CPU not supports ASE, so this bit is not used and                | R   | 0   |
|          |       | always reads zero.                                                   |     |     |
| Reserved | 17:16 | Must be written as zero; returns zero on read                        | R   | 0   |
| IM[7:0]  | 15:10 | Interrupt Mask. Controls the enabling of each the hardware           | R/W | 0x0 |
|          |       | interrupts.                                                          |     |     |
|          |       | 0: Interrupt request disabled                                        |     |     |
|          |       | 1: Interrupt request enabled                                         |     |     |
|          |       | Note: Config3 <sub>VEIC</sub> is hardwired to '0', indicate External |     |     |
|          |       | Interrupt Controller mode is not supported, so IM[7:0] is only       |     |     |
|          |       | used for interrupt mask.                                             |     |     |
| IM1IM0   | 9:8   | Interrupt Mask: Controls the enabling of each of the software        | R/W | 0x0 |
|          |       | interrupts.                                                          |     |     |
|          |       | 0: Interrupt request disabled.                                       |     |     |
|          |       | 1: Interrupt request enabled.                                        |     |     |
| Reserved | 7:5   | Must be written as zero; returns zero on read                        | R   | 0   |
| UM       | 4     | This bit denotes the base operating mode of the                      | RW  | 0   |
|          |       | processor .The encoding for this bit is :                            |     |     |
|          |       | 0: Base mode is Kernel Mode.                                         |     |     |
|          |       | 1: Base mode is User Mode.                                           |     |     |
| R0       | 3     | The Supervisor Mode is not implemented, this bit is                  | R   | 0   |
|          |       | reserved. This bit must be ignored on write and read as              |     |     |
|          |       | zero.                                                                |     |     |
| ERL      | 2     | Error Level. Set by the processor when a reset exception is          | RW  | 1   |
|          |       | taken.                                                               |     |     |
|          |       | 0: normal level; 1: error level.                                     |     |     |
|          |       | When EXL is set:                                                     |     |     |
|          |       | The processor is running in kernel mode                              |     |     |
|          |       | Hardware and software interrupts are disabled                        |     |     |
|          |       | • The ERET instruction will use the return address held in           |     |     |
|          |       | Error EPC instead of EPC.                                            |     |     |
|          |       | • Segment kuseg is treated as an unmapped and                        |     |     |
| 1        |       |                                                                      |     |     |



|     |   | accessed in the presence of cache errors. The operation of the processor is UNDEFINED if the ERL bit is set while the processor is executing instructions from kuseg.                                                                                                                                                                                                                                                                                                                              |    |   |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|
| EXL | 1 | <ul> <li>Exception Level. Set by the processor when any exception other than a Reset exception is taken.</li> <li>0: normal level; 1: exception level.</li> <li>When EXL is set:</li> <li>The processor is running in kernel mode</li> <li>Hardware and software interrupts are disabled</li> <li>TLB Refill exceptions use the general exception vector instead of the TLB Refill vector.</li> <li>EPC Cause<sub>BD</sub> and SRSCtl will not be updated if another exception is taken</li> </ul> | RW | 0 |
| IE  | 0 | Interrupt Enable. Acts as the master enable for software and<br>hardware interrupts:<br>0: disable interrupts<br>1: enable interrupts                                                                                                                                                                                                                                                                                                                                                              | RW | 0 |

君正 Ingenic

## 2.3.1.11 Interrupt Control - IntCtl (CP0 Register 12, Select 1)

The *IntCtl* register controls the interrupt capabilities of the core, including vectored interrupt and support for an external interrupt controller. *Config3*<sub>VEIC</sub> *Config3*<sub>VInt</sub>

#### IntCtl Register

| 31 29 | 28 26 | 25 23 | 22 10    | 9 5 | 4 0      |
|-------|-------|-------|----------|-----|----------|
| IPTI  | IPPCI | IPFDC | Reserved | VS  | Reserved |

| Name     | Bits  |                | Description                                     | I                               | R/W | Reset |
|----------|-------|----------------|-------------------------------------------------|---------------------------------|-----|-------|
| IPTI     | 31:29 | This field spe | cifies the IP number to                         | which the Timer                 | R   | 0x7   |
|          |       | Interrupt requ | lest is merged.                                 |                                 |     |       |
|          |       | The bits field | must be ignored on wi                           | rite and read as 0x7.           |     |       |
| IPPCI    | 28:26 | This field spe | cifies the IP number to                         | which the Performance           | R   | 0x6   |
|          |       | Counter Inter  | rupt request is merged                          | I.                              |     |       |
|          |       | The bits field | must be ignored on wi                           | rite and read as 0x6.           |     |       |
| IPFDC    | 25:23 | This field spe | cifies the IP number to                         | which the Fast Debug            | R   | 0x5   |
|          |       | Channel Inter  | rrupt request is merged                         | d.                              |     |       |
|          |       | The bits field | must be ignored on wi                           | rite and read as 0x5.           |     |       |
| Reserved | 22:10 | Must be writte | en as zero; returns zer                         | o on read                       | R   | 0     |
| VS       | 9:5   | Vector spacir  | ng. If vectored interrupt                       | s are implemented(as            | RW  | 0     |
|          |       | denoted by C   | Config3 <sub>VEIC</sub> or Config3 <sub>V</sub> | /Int), this field specifies the |     |       |
|          |       | spacing betw   | een vectored interrupt                          | S.                              |     |       |
|          |       | VS Field       | Spacing Between                                 | Spacing Between                 |     |       |
|          |       | Encoding       | Vectors(hex)                                    | Vectors(decimal)                |     |       |
|          |       | 0x00           | 0x000                                           | 0                               |     |       |
|          |       | 0x01           | 0x020                                           | 32                              |     |       |
|          |       | 0x02           | 0x040                                           | 64                              |     |       |
|          |       | 0x04           | 0x080                                           | 128                             |     |       |
|          |       | 0x08           | 0x100                                           | 256                             |     |       |
|          |       | 0x10           | 0x200                                           | 512                             |     |       |
| Reserved | 4:0   | Must be writte | en as zero; returns zer                         | o on read                       | R   | 0     |



## 2.3.2 TLB Management Registers

This section contains the following TLB management registers.

- Section 2.3.2.1," Index Register (CP0 Register 0, Select 0)"
- Section 2.3.2.2 ,"Random Register (CP0 Register 1, Select 0)"
- Section 2.3.2.3 ,"EntryLo0, EntryLo1 Register (CP0 Register 2, 3, Select 0)"
- Section 2.3.2.4 ,"EntryHi Register (CP0 Register 10, Select 0)"
- Section 2.3.2.5 ,"Context Register (CP0 Register 4, Select 0)"
- <u>Section 2.3.2.6</u>, "PageMask Register (CP0 Register 5, Select 0)"
- <u>Section 2.3.2.7</u>, "Page Granularity-PageGrain (CP0 Register 5, Select 1)"
- Section 2.3.2.8, "Wired Register (CP0 Register 6, Select 0)"
- Section 2.3.2.9 ,"BadVAddr Register (CP0 Register 8, Select 0)"

### 2.3.2.1 Index Register (CP0 Register 0, Select 0)

A 32-bit read/write register that contains the index used to access the TLB for TLBP, TLBR, and TLBWI instructions. The width of the index field is 5.

#### **Index Register**

| 31 | 30 5     | 4 | 0     |
|----|----------|---|-------|
| Ρ  | Reserved |   | Index |

| Name     | Bits |                 | R/W                                                           | Reset |   |  |
|----------|------|-----------------|---------------------------------------------------------------|-------|---|--|
| Р        | 31   | Probe Failure   | R                                                             | 0     |   |  |
|          |      | TLBP instruc    | tion to indicate whether a TLB match occurred:                |       |   |  |
|          |      | Encoding        | Meaning                                                       |       |   |  |
|          |      | 0               | A match occurred, and the Index field                         |       |   |  |
|          |      |                 | contains the index of the matching entry                      |       |   |  |
|          |      | 1               | No match occurred and the Index field is                      |       |   |  |
|          |      |                 | UNPREDICTABLE                                                 |       |   |  |
|          |      |                 |                                                               |       |   |  |
| Reserved | 30:5 | Must be writt   | en as zero; returns zero on read                              | R     | 0 |  |
| Index    | 4:0  | TLB index. S    | oftware writes this field to provide the index to             | RW    | 0 |  |
|          |      | the TLB entry   | referenced by the TLBR and TLBWI                              |       |   |  |
|          |      | instructions.   |                                                               |       |   |  |
|          |      | Hardware wr     | Hardware writes this field with the index of the matching TLB |       |   |  |
|          |      | entry during    |                                                               |       |   |  |
|          |      | fails to find a | match, the contents of this field are                         |       |   |  |
|          |      | UNPREDICT       | ABLE.                                                         |       |   |  |



31

## 2.3.2.2 Random Register (CP0 Register 1, Select 0)

The *Random* register is a read-only register whose value is used to index the TLB during a TLBWR instruction. The width of the Random field is calculated in the same manner as that described for the *Index* register above.

The value of the register varies between an upper and lower bound as follow:

- A lower bound is set by the number of TLB entries reserved for exclusive use by the operating system (the contents of the *Wired* register). The entry indexed by the *Wired* register is the first entry available to be written by a TLB Write Random operation.
- An upper bond is set by the total number of TLB entries minus 1.

Within the required constraints of the upper and lower bounds, the manner in which the processor selects values for the *Random* register is implementation-dependent.

The processor initializes the *Random* register to the upper bound on a Reset Exception, and when the *Wired* register is written.

| 5        | 4 | 0     |
|----------|---|-------|
| Reserved | R | andom |

#### **Random Register**

NameBitsDescriptionR/WResetReserved31:5Must be written as zero; returns zero on readR0Random4:0TLB Random IndexR0x1f



### 2.3.2.3 EntryLo0, EntryLo1 Register (CP0 Register 2, 3, Select 0)

The pair of *EntryLo* registers acts as the interface between the TLB and the TLBR, TLBWI, and TLBWR instructions. The contents of the *EntryLo0* and *EntryLo1* registers are undefined after an address error, TLB invalid, TLB modified, or TLB refill exceptions.

Software may determine the value of *PABITS* by writing all ones to the *EntryLo0* or *EntryLo1* registers and reading the value back. Bits read as "1" from the PFN field allow software to determine the boundary between the PFN and Fill fields to calculate the value of *PABITS*.

The contents of the *EntryLo0* and *EntryLo1* registers are not defined after an address error exception and some field may be modified by hardware during the address error exception sequence. Software writes of the *EntryHi* register (via MTC0) do not cause the implicit update of address-related fields in the *BadVAddr* or *Context* registers.

| 31 | 30 | 29 26    | 25 6 | 5 | 3 | 2 | 1 | 0 |
|----|----|----------|------|---|---|---|---|---|
| RI | XI | Reserved | PFN  | C | ; | D | V | G |

| Name     | Bits  | Description                                                                | R/W | Reset |
|----------|-------|----------------------------------------------------------------------------|-----|-------|
| RI       | 31    | Read Inhibit. If this bit is set, an attempt to read data from             | RW  | 0     |
|          |       | the page cause a TLB Invalid exception, even if the V(Valid)               |     |       |
|          |       | bit is set. The <i>RI</i> bit is enabled only if the <i>RIE</i> bit of the |     |       |
|          |       | PageGrain register is set. If the RIE bit of PageGrain is not              |     |       |
|          |       | set, the RI bit of EntryLo0/EntryLo1 is a reserved 0 bit .                 |     |       |
| XI       | 30    | Execute Inhibit. If this bit is set, an attempt to fetch from the          | RW  | 0     |
|          |       | page cause a TLB Invalid exception, even if the V (Valid) bit              |     |       |
|          |       | is set. The XI bit is enabled only if the XIE bit of the                   |     |       |
|          |       | PageGrain register is set. If the XIE bit of PageGrain is not              |     |       |
|          |       | set, the RI bit of <i>EntryLo0/EntryLo1</i> is a reserved 0 bit.           |     |       |
| Reserved | 29:26 | Must be written as zero; returns zero on read                              | R   | 0x0   |
| PFN      | 25:6  | Page Frame Number. Contributes to the definition of the                    | RW  | 0x0   |
|          |       | high-order bits of the physical address.                                   |     |       |
|          |       | Our Processor is not enabled to support 1KB pages                          |     |       |
|          |       | (Config3 <sub>SP</sub> =0), the PFN field corresponds to bits 3112 of      |     |       |
|          |       | the physical address.                                                      |     |       |
| С        | 5:3   | Cache attribute of the page.                                               | RW  | 0     |
|          |       | See Table Cache Coherency Attributes for more                              |     |       |
|          |       | information.                                                               |     |       |
| D        | 2     | Dirty attribute of the page. The "Dirty" flag. Indicates that the          | RW  | 0     |
|          |       | page has been written, and/or is writable. If this bit is a one,           |     |       |
|          |       | stores to the page are permitted. If this bit is a zero, stores to         |     |       |
|          |       | the page cause a TLB Modified exception.                                   |     |       |
|          |       | Software can use this bit to track pages that have been                    |     |       |
|          |       | written to. When a page is first mapped, this bit should be                |     |       |
|          |       | cleared. It set on the first write that causes an exception.               |     |       |

#### EntryLo0, EntryLo1 Register

XBurst®1 CPU Core Programming Manual



| V | 1 | Valid attribute of the page. The "Valid" flag indicates that the   | RW | 0 |
|---|---|--------------------------------------------------------------------|----|---|
|   |   | TLB entries, and thus the virtual page mapping, are valid. If      |    |   |
|   |   | this bit is a set, accesses to the page are permitted. If this bit |    |   |
|   |   | is a zero, accesses to the page cause a TLB Invalid                |    |   |
|   |   | exception.                                                         |    |   |
|   |   | This bit can be used to make just one of a pair of pages valid     |    |   |
| G | 0 | Global attribute of the page. The "Global" bit. On a TLB           | RW | 0 |
|   |   | write, the logical AND of the G bits in both the Entry0 and        |    |   |
|   |   | Entry1 registers become the G bit in the TLB entry. If the         |    |   |
|   |   | TLB entry G bit is a one, then the ASID comparisons are            |    |   |
|   |   | ignored during TLB matches. On a read from a TLB entry,            |    |   |
|   |   | the G bits of both Entry 0 and Entry 1 reflect the state of the    |    |   |
|   |   | TLB G bit.                                                         |    |   |



## 2.3.2.4 EntryHi Register (CP0 Register 10, Select 0)

The *EntryHi* register contains the virtual address match information used for TLB read, write, and access operations.

A TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits VA<sub>31:13</sub> of the virtual address to be written into the VPN2 field of the *EntryHi* register. The ASID field is written by software with the current address space identifier value and is used during the TLB comparison process to determine TLB match.

The VPN2 field of the EntryHi register is not defined after an address error exception.

#### EntryHi Register

| 31   | 13 | 12 11 | 10    | 9 | 8     | 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 |
|------|----|-------|-------|---|-------|---|---|---|----|-----|---|---|---|
| VPN2 |    | VPN2X | EHINV |   | ASIUA |   |   |   | AS | SID |   |   |   |

| Name  | Bits | Description                                                                 | R/W | Reset |
|-------|------|-----------------------------------------------------------------------------|-----|-------|
| VPN2  | 31:1 | $VA_{31:13}$ of the virtual address (virtual page number/2). This           | RW  | 0x0   |
|       | 3    | field written by hardware on a TLB exception or on a TLB                    |     |       |
|       |      | read. and is written by software before a TLB write.                        |     |       |
| VPN2X | 12:  | Config3 <sub>SP</sub> hardwired to '0', indicated CPU does not support      | R   | 0x0   |
|       | 11   | 1Kbyte TLB pages, then must be written as zero, returns zero                |     |       |
|       |      | on read.                                                                    |     |       |
| EHINV | 10   | Config4 <sub>IE</sub> hardwired to '0', indicate TLB invalidate instruction | R   | 0     |
|       |      | not support, and then must be written as zero, returns zero on              |     |       |
|       |      | read.                                                                       |     |       |
| ASIDX | 9:8  | Config4 <sub>AE</sub> hardwired to '0', then must be written as zero,       | R   | 0x0   |
|       |      | returns zero on read.                                                       |     |       |
| ASID  | 7:0  | Address space identifier. This field is written by hardware on a            | RW  | 0x0   |
|       |      | TLB read and by software to establish the current ASID                      |     |       |
|       |      | valued for TLB write and against which TLB references math                  |     |       |
|       |      | each entry's TLB ASID field.                                                |     |       |

## 2.3.2.5 Context Register (CP0 Register 4, Select 0)

The *Context* register is a read/write register containing a pointer to an entry in the page table entry (PTE) array. This array is an operating system data structure that stores virtual-to-physical translations. During a TLB miss, the operating system loads the TLB with the missing translation from the PTE array. The *Contex* register duplicates some of the information provided in the *BadVAddr* register .

The *Context* register is a organized in such a way that the operating system can directly reference a 16-biyte structure in memory that describes the mapping. For PTE structures of other sizes, the content of this register can be used by the TLB refill handler after appropriate shifting and masking.

A TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits VA31:13 of the virtual address to be written into the *BadVPN2* field of the *Context* register. The *PTEBase* field is written and used by the operating system.

The *BadVPN2* field of the *Context* register is not defined after an address error exception and this field may be modified by hardware during the address error exception sequence.

| 0       |
|---------|
| eserved |
| e       |

| Name     | Bits  | Description                                                                                                                        | R/W | Reset |
|----------|-------|------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| PTEBase  | 31:23 | This field is for use by the operating system and is normally written with a value that allows the operating system to use         | R/W | 0x0   |
|          |       | the <i>Context</i> Register as a pointer into the current PTE array in memory.                                                     |     |       |
| BadVPN2  | 22:4  | This field is written by hardware on a TLB exception. It contains bits VA [31:13] of the virtual address that cause the exception. | R   | 0     |
| Reserved | 3:0   | Must be written as zero; returns zero on read                                                                                      | R   | 0     |

#### XBurst®1 CPU Core Programming Manual Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



# 2.3.2.6 PageMask Register (CP0 Register 5, Select 0)

The *PageMask* register is a read/write register used for reading from and writing to the TLB. It holds a comparison mask that sets the variable page size for each TLB entry.

#### PageMask Register

| 31 | 25       | 24 13 | 12 0     |
|----|----------|-------|----------|
|    | Reserved | Mask  | Reserved |

| Name     | Bits  | Description                                   | R/W | Reset |
|----------|-------|-----------------------------------------------|-----|-------|
| Reserved | 31:25 | Must be written as zero; returns zero on read | R   | 0     |
| Mask     | 24:13 | Mask bits for varying page size.              | RW  | 0x0   |
|          |       | 0000_0000_0000: 4KB                           |     |       |
|          |       | 0000_0000_0011: 16KB                          |     |       |
|          |       | 0000_0000_1111: 64KB                          |     |       |
|          |       | 0000_0011_1111: 256KB                         |     |       |
|          |       | 0000_1111_1111: 1MB                           |     |       |
|          |       | 0011_1111_1111: 4MB                           |     |       |
|          |       | 1111_1111_1111: 16MB                          |     |       |
| Reserved | 12:0  | Must be written as zero; returns zero on read | R   | 0     |



## 2.3.2.7 Page Granularity-PageGrain (CP0 Register 5, Select 1)

The *PageGrain* register is a read/write register used for enabling 1KB page support, the XI/RI TLB protection bits.

### **PageGrain Register**

| 31  | 30  | 29       | 28  | 27  | 26 |          | 13 | 12 |     | 8 | 7 |          | 0 |
|-----|-----|----------|-----|-----|----|----------|----|----|-----|---|---|----------|---|
| RIE | XIE | Reserved | ESP | IEC |    | Reserved |    |    | ASE |   |   | Reserved |   |

| Name     | Bits  | Description                                                    | R/W | Reset |
|----------|-------|----------------------------------------------------------------|-----|-------|
| RIE      | 31    | Read Inhibit Enable. Read always as 1, indicates RI bit of the | R   | 1     |
|          |       | EntryLo0 and EntryLo1 registers is enable.                     |     |       |
| XIE      | 30    | Execute Inhibit Enable. Read always as 1, indicates XI bit of  | R   | 1     |
|          |       | the EntryLo0 and EntryLo1 registers is enabled.                |     |       |
| Reserved | 29    | Must be written as zero; returns zero on read                  | R   | 0     |
| ESP      | 28    | This bit is always 0 as 1K pages are not supported. This bit   | R   | 0     |
|          |       | must be written with 0.                                        |     |       |
| IEC      | 27    | Enable unique exception codes for the Read-Inhibit and         | R/W | 0     |
|          |       | Execute-Inhibit exceptions.                                    |     |       |
|          |       | 0: Read-Inhibit and Execute-Inhibit exceptions both use the    |     |       |
|          |       | TLBL exception code.                                           |     |       |
|          |       | 1: Read-Inhibit exceptions use the TLBRI exception code.       |     |       |
|          |       | Execute-Inhibit exceptions use the TLBXI exception code.       |     |       |
|          |       | Note: Software not change this bit to 1.                       |     |       |
| Reserved | 26:13 | Must be written as zero; returns zero on read                  | R   | 0     |
| ASE      | 12:8  | Ignored on write; return zero on read.                         | R   | 0     |
| Reserved | 7:0   | Must be written as zero; returns zero on read                  | R   | 0     |



## 2.3.2.8 Wired Register (CP0 Register 6, Select 0)

The *Wired* register is a read/write register that specifies the boundary between the wired and random entries in the TLB.

The width of the Wired field is calculated in the same manner as that described for the *Index* register. *Wired* entries are fixed, non-replaceable entries which are not overwritten by a TLBWR instruction. *Wired* entries can be overwritten by a TLBWI instruction.

The *Wired* register is set to zero by a Reset exception. Writing the *Wire* entries cause the *Random* register to reset to its upper bound.

The operation of the processor is UNDEFINED if a value greater than or equal to the number of TLB entries is written to the *Wired* register.

#### **Wired Register**

| 31 5     | 4 |       | 0 |
|----------|---|-------|---|
| Reserved |   | Wired |   |

| Name     | Bits | Description                                   | R/W | Reset |
|----------|------|-----------------------------------------------|-----|-------|
| Reserved | 31:5 | Must be written as zero; returns zero on read | R   | 0     |
| Wired    | 4:0  | TLB wired boundary                            | RW  | 0x0   |
君正 Ingenic

## 2.3.2.9 BadVAddr Register (CP0 Register 8, Select 0)

The *BadVAddr* register is a read only register that captures the most recent virtual address that caused one of the following exceptions:

- Address error (AdEL or AdES)
- TLB Refill
- TLB Invalid
- TLB Modified

The *BadVAddr* register does not capture address information for cache or bus errors, or for Watch Exception, since none is an address error

#### **BadVAddr Register**

| 31 |          | 0 |
|----|----------|---|
|    | BadVAddr |   |

| Name     | Bits | Description                                            | R/W | Reset |
|----------|------|--------------------------------------------------------|-----|-------|
| BadVAddr | 31:0 | Failed virtual address in Address Error or TLB Faults. | R   | 0x0   |



## 2.3.3 Exception Control Registers

This section contains the following exception controls registers.

- <u>Section 2.3.3.1," Cause Register (CP0 Register 13, Select 0)"</u>
- Section 2.3.3.2," Exception Program Counter (CP0 Register 14, Select 0)"
- Section 2.3.3.3," ErrorEPC Register (CP0 Register 30, Select 0)"

## 2.3.3.1 Cause Register (CP0 Register 13, Select 0)

The *Cause* register primarily describes the cause of the most recent exception. In addition, fields also control software interrupt requests and the vector through which interrupts are dispatched. With the exception of the  $IP_{1..0}$ , DC, IV, and WP fields, all fields in the *Cause* register are read-only.

|        |    |       |    |     |       |    |    |      |    | C        | ause | R | Register |   |         |   |          |   |         |   |   |          |
|--------|----|-------|----|-----|-------|----|----|------|----|----------|------|---|----------|---|---------|---|----------|---|---------|---|---|----------|
| 31     | 30 | 29 28 | 27 | 26  | 25 24 | 23 | 22 | 21   | 20 | 18       | 17 1 | 6 | 15 10    | 0 | 9       | 8 | 7        | 6 |         | 2 | 1 | 0        |
| B<br>D | ΤI | CE    | DC | PCI | ASE   | N  | WP | PDCI |    | Reserved | ASE  | Ξ | RIPL     |   | 1D[1.0] |   | Reserved |   | ExcCode |   | • | Keserved |

| Name | Bits  | Description                                                          | R/W | Reset |
|------|-------|----------------------------------------------------------------------|-----|-------|
| BD   | 31    | Indicates whether the last exception taken in a branch delay         | R   | 0     |
|      |       | slot.                                                                |     |       |
|      |       | 0: Not in delay slot                                                 |     |       |
|      |       | 1: In delay slot                                                     |     |       |
|      |       | The processor updates BD only if Status <sub>EXL</sub> was zero when |     |       |
|      |       | the exception occurred.                                              |     |       |
| TI   | 30    | The CPU is not support timer interrupt, so this bit must be          | R   | 0     |
|      |       | written as zero and returns zero on read.                            |     |       |
| CE   | 29:28 | Coprocessor unit number referenced when a Coprocessor                | R   | 0     |
|      |       | unusable exception is taken. This field is loaded by                 |     |       |
|      |       | hardware on every exception, but is UNPREDICTABLE for                |     |       |
|      |       | all exception for Coprocessor Unusable.                              |     |       |
|      |       | 00: Coprocessor 0                                                    |     |       |
|      |       | 01: Coprocessor 1(FPU)                                               |     |       |
|      |       | 10: Coprocessor 2(MXU)                                               |     |       |
|      |       | 11:Coprocessor 3(not support in this core)                           |     |       |
| DC   | 27    | Disable Count register.                                              | R/W | 0     |
|      |       | 0:Enable counting of Count register                                  |     |       |
|      |       | 1:Disable counting of Count register                                 |     |       |
| PCI  | 26    | Performance Counter Interrupt.                                       | R   | 0     |
|      |       | Read on this bit always as 0 indicates Performance Counter           |     |       |
|      |       | not implemented.                                                     |     |       |
| ASE  | 25:24 | These bits are reserved because MCU ASE is not                       | R   | 0     |
|      |       | implemented, these bits returns zero on reads and must be            |     |       |
|      |       | written with zeros.                                                  |     |       |

XBurst®1 CPU Core Programming Manual



| 11/      | 22       | الم ما م عل                                               | o                                                                   | on interrupt avaanties waas (L.              | aonarri   |             | 0 |
|----------|----------|-----------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------|-----------|-------------|---|
| IV       | 23       | indicates                                                 | s whether                                                           | an interrupt exception uses the              | general   | KVV         | U |
|          |          | exceptio                                                  | on vector or                                                        | a special interrupt vector.                  |           |             |   |
|          |          | 0:Use th                                                  | e general e                                                         | exception vector(0x180)                      |           |             |   |
|          |          | 1:Use the special interrupt vector(0x200)                 |                                                                     |                                              |           |             |   |
| WP       | 22       | Indicates                                                 | s that the w                                                        | atch exception was deferred bec              | ause      | RW          | 0 |
|          |          | Status <sub>EX</sub>                                      | L or Status <sub>E</sub>                                            | <sub>RL</sub> were a one at the time the wat | ch        |             |   |
|          |          | exceptio                                                  | on was dete                                                         | cted. This bit both indicates that           | the       |             |   |
|          |          | watch ex                                                  | ception wa                                                          | s deferred, and causes the exce              | ption to  |             |   |
|          |          | be initiat                                                | ted once St                                                         | $atus_{EXL}$ and $Status_{ERL}$ are both ze  | ro. As    |             |   |
|          |          | such, so                                                  | ftware mus                                                          | t clear this bit as part of the watc         | h         |             |   |
|          |          | exceptio                                                  | on handler t                                                        | o prevent a watch exception loop             |           |             |   |
|          |          | Software                                                  | e should no                                                         | t write a 1 to this bit when its valu        | e is a 0, |             |   |
|          |          | thereby                                                   | causing a                                                           | 0-to-1 transition. If such a tran            | sition is |             |   |
|          |          | caused                                                    | by softwa                                                           | are, it is UNPREDICTABLE                     | whether   |             |   |
|          |          | hardwar                                                   | e ignores t                                                         | he write, accepts the write with             | no side   |             |   |
|          |          | effects,                                                  | or accepts                                                          | the write and initiates a watch ex           | kception  |             |   |
|          |          | once Sta                                                  | once Status <sub>EXL</sub> and Status <sub>ERL</sub> are both zero. |                                              |           |             |   |
| FDCI     | 21       | Fast De                                                   | bug Channe                                                          | el Interrupt.                                |           | R           | 0 |
|          |          | Read always as 0(Fast Debug Channel not implement).       |                                                                     |                                              | ent).     |             |   |
| Reserved | 20:18    | Must be written as zero; returns zero on read             |                                                                     |                                              |           | R           | 0 |
| ASE      | 17:16    | These bits are reserved because MCU ASE is not            |                                                                     |                                              |           | R           | 0 |
|          |          | implemented, these bits returns zero on reads and must be |                                                                     |                                              |           |             |   |
|          |          | written with zeros.                                       |                                                                     |                                              |           |             |   |
| IP[7:2]  | 15:10    | Indicates                                                 | s an Interru                                                        | pt is pending.                               |           | R           | 0 |
|          |          | Bit                                                       | Name                                                                | Meaning                                      |           |             |   |
|          |          | 15                                                        | IP7                                                                 | Hardware interrupt 5                         |           |             |   |
|          |          | 14                                                        | IP6                                                                 | Hardware interrupt 4                         |           |             |   |
|          |          | 13                                                        | IP5                                                                 | Hardware interrupt 3                         |           |             |   |
|          |          | 12                                                        | IP4                                                                 | Hardware interrupt 2                         |           |             |   |
|          |          | 11                                                        | IP3                                                                 | Hardware interrupt 1                         |           |             |   |
|          |          | 10                                                        | IP2                                                                 | Hardware interrupt 0                         |           |             |   |
| IP[1:0]  | 9:8      | Controls                                                  | the reaues                                                          | t for software interrupt.                    |           | RW          | 0 |
|          |          | Bit                                                       | Name                                                                | Meaning                                      |           |             | - |
|          |          | 9                                                         | IP1                                                                 | Request software interrupt 1                 |           |             |   |
|          |          | 8                                                         | IP0                                                                 | Request software interrupt 0                 |           |             |   |
|          |          | Note: F                                                   | lardware r                                                          | not implemented an external i                | nterrupt  |             |   |
|          |          | controller so software do not use this field              |                                                                     |                                              |           |             |   |
| Reserved | I        | Must be written as zero: roturns zero en road             |                                                                     |                                              |           |             |   |
|          | 7        | Must he                                                   | Must be written as zero; returns zero on read R 0                   |                                              |           |             |   |
| Exc Code | 7<br>6·2 | Must be                                                   | written as a                                                        | zero; returns zero on read                   |           | R           | 0 |
| Exc Code | 7<br>6:2 | Must be<br>Exception                                      | written as a                                                        | e Table 2.5                                  |           | R<br>R<br>P | 0 |



| Exception<br>Code Value | Mnemonic | Description                                          |
|-------------------------|----------|------------------------------------------------------|
| 0                       | Int      | Interrupt.                                           |
| 1                       | Mod      | TLB modification exception.                          |
| 2                       | TLBL     | TLB exception. (load or instruction fetch)           |
| 3                       | TLBS     | TLB exception. (store)                               |
| 4                       | AdEL     | Address error exception. (load or instruction fetch) |
| 5                       | AdES     | Address error exception. (store)                     |
| 6                       | N/A      |                                                      |
| 7                       | N/A      |                                                      |
| 8                       | Sys      | Syscall exception.                                   |
| 9                       | Вр       | Breakpoint exception.                                |
| 10                      | RI       | Reserve red instruction exception.                   |
| 11                      | CPU      | Coprocessor unusable exception.                      |
| 12                      | Ov       | Integer overflow exception.                          |
| 13                      | Tr       | Trap exception.                                      |
| 14                      | N/A      |                                                      |
| 15                      | FPE      | Floating point exception.                            |
| 16-22                   | N/A      |                                                      |
| 23                      | WATCH    | Reference to WatchHi/WatchLo address.                |
| 24                      | Mcheck   | Machine Check.                                       |
| 25-31                   | -        | Reserve red.                                         |



## 2.3.3.2 Exception Program Counter (CP0 Register 14, Select 0)

The Exception Program Counter (*EPC*) is a read/write register that contains the address at which processing resumes after an exception has been serviced. All bits of the *EPC* register are significant and must be writable.

Unless the *EXL* bit in the *Status* register is already a 1, the processor writes the *EPC* register when an exception occurs.

For synchronous (precise) exceptions, the EPC contains one of the following:

- The virtual address of the instruction that was the direct cause of the exception.
- The virtual address of the immediately preceding branch or jump instruction, when the exception causing instruction is in a branch delay slot and the Branch Delay bit in the Cause register is set.

Note that the processor does not update the *EPC* register when the EXL bit in the *Status* register has been set to one for a new exception. Moreover, the register can be modified via the MTC0 instruction.

#### **Exception Program Counter**

| 31 |     | 0 |
|----|-----|---|
|    | EPC |   |

| Name | Bits | Description                | R/W | Reset |
|------|------|----------------------------|-----|-------|
| EPC  | 31:0 | Exception Program Counter. | RW  | 0     |



## 2.3.3.3 ErrorEPC Register (CP0 Register 30, Select 0)

The *ErrorEPC* register is a read-write register, similar to the *EPC* register, except that *ErrorEPC* is used on error exceptions. All bits of the *ErrorEPC* register are significant an must be writable. It is also used to store the program counter on Reset exceptions.

This full 32-bit register is filled with the result address on a cache error exception or any kind of CPU reset--in fact, any exception which sets  $Status_{ERL}$  and leaves the CPU in "error mode".

#### **ErrorEPC Register**

| 31 | 0        |
|----|----------|
|    | ErrorEPC |

| Name     | Bits | Description                                  | R/W | Reset |
|----------|------|----------------------------------------------|-----|-------|
| ErrorEPC | 31:0 | Most recent error exception program counter. | RW  | 0     |

## 2.3.4 Timer Registers

This section contains the following timer registers.

- Section 2.3.4.1, " Count(CP0 Register 9,Select 0)"
- Section 2.3.4.2," Compare(CP0 Register 11,Select 0)"

## 2.3.4.1 Count(CP0 Register 9,Select 0)

The *Count* register acts as a timer, incrementing at a constant rate. Incrementing of this register occurs whether or not an instruction is executed, retired, or any forward progress is made through the pipeline. When enabled by clearing the *DC* bit in the *Cause* register, the counter increments every other clock (half the clock rate).

The *Count* field starts counting from whatever value is load into it. However, OS timers are usually implemented by leaving *Count* free-running and writing *Compare* register as necessary. This counter rolls over when reaching it maximum value.

#### **Count Register**

| 31 | 0     |
|----|-------|
|    | Count |

| Name  | Bits | Description      | R/W | Reset |
|-------|------|------------------|-----|-------|
| Count | 31:0 | Interval counter | RW  | 0     |



## 2.3.4.2 Compare (CP0 Register 11,Select 0)

The *Compare* register acts in conjunction with the *Count* register to implement a timer and timer interrupt function. When the value of the *Count* register equals the value of the *Compare* register, will generate an interrupt. Traditionally, this has been done by multiplexing it with hardware interrupt 5 in order to set interrupt bit IP(7) in the *Cause* register.

For diagnostic purposes, the *Compare* register is a read/write register. In normal use however, the *Compare* register is write-only. As a side effect, writing to this register clears the timer intrerupt.

| Compare Register |  |
|------------------|--|
|                  |  |

| 31 | 0       |
|----|---------|
|    | Compare |

| Name    | Bits | Description                  | R/W | Reset |
|---------|------|------------------------------|-----|-------|
| Compare | 31:0 | Interval count compare value | RW  | 0     |

## 2.3.5 Cache Management Registers

- Section 2.3.5.1," TagLo Register (CP0 Reigster 28, Select 0)"
- Section 2.3.5.2," DataLo Register (CP0 number 28, Select 1)"
- Section 2.3.5.3, "ErrCtl Register (CP0 Register 26, Select 0)"

## 2.3.5.1 TagLo Register (CP0 Register 28, Select 0)

The TagLo register acts as the interface to the cache tag array. The Index Store Tag and Index Load Tag operations of the CACHE instruction use the TagLo register as the source and destination of tag information, respectively.

However, software must be able to write zeros into the TagLo registers and then use the Index Store Tag cache operation to initialize the cache tags to a valid state at powerup.

Note: ICache and Dcache share TagLo register.

|       | TagLo Register |   |   |   |   |   |
|-------|----------------|---|---|---|---|---|
| 31    | 12 11          | 4 | 3 | 2 | 1 | 0 |
| PAddr | Reserved       |   | I | U | L | V |

| Name     | Bits  | Description                                   | R/W | Reset |
|----------|-------|-----------------------------------------------|-----|-------|
| PAddr    | 31:12 | Physical address of the indexed cache line.   | RW  | 0     |
| Reserved | 11:4  | Must be written as zero; returns zero on read | R   | 0     |
| U        | 3:2   | Dirty bits of data cache.                     | R   | 0     |
|          |       | Each bit for half of a cache line.            |     | 0     |
| L        | 1     | Lock bit of the cache line. (reserved)        | RW  | 0     |
| V        | 0     | Valid bit of the cache line.                  | RW  | 0     |



## 2.3.5.2 DataLo Register (CP0 number 28, Select 1)

The *DataLo* register acts as the interface to the cache data array. The Index Load Tag operation of the CACHE instruction reads the corresponding data values into the *DataLo* register. Note: ICache and Dcache share *DataLo* register.

#### DataLo Register

| 31 |        | 0 |
|----|--------|---|
|    | DataLo |   |
|    |        |   |

| Name   | Bits | Description                     |    | Reset |
|--------|------|---------------------------------|----|-------|
| DataLo | 31:0 | Low-order data read from cache. | RW | 0     |



# 2.3.5.3 ErrCtl Register (CP0 Register 26, Select 0)

This register is implementation dependent.

| 31   | 30    | 29  |          | 0 |
|------|-------|-----|----------|---|
| Rese | erved | WST | Reserved |   |

**ErrCtl Register** 

| Name     | Bits  | Description                                                 | R/W | Reset |
|----------|-------|-------------------------------------------------------------|-----|-------|
| Reserved | 31:30 | Must be written as zero; returns zero on read               | R   | 0     |
| WST      | 29    | 0: the operation of the instruction only causes L1 cache.   |     | 0     |
|          |       | 1: the operation of the instruction causes L1 and L2 cache. |     |       |
|          |       | Not support in T-series chip.                               |     |       |
| Reserved | 28:0  | Must be written as zero; returns zero on read               | R   | 0     |



## 2.3.6 Thread Context and Shadow Control Registers

The processor System does not support thread contexts or shadow registers, the shadow Register Set Control (SRSCtl) register and Shadow Register Set Map(SRSMap) register are implemented to allow software to read this register to determine that shadow registers are not implemented.

## 2.3.6.1 SRSCtl Register (CP0 Register 12, Select 2)

The SRSCtl register controls the operation of GPR shadow sets in the processor.

SRSCtl Register

| 31 30 29       | 26  | 25 22    | 21 18 | 17 16 <sup>-</sup> | 15 12 | 11 10        | 9   | 6 | 5         | 4         | 3 |     | 0 |
|----------------|-----|----------|-------|--------------------|-------|--------------|-----|---|-----------|-----------|---|-----|---|
| Reser<br>ved ⊢ | ISS | Reserved | EICSS | Reser<br>ved       | ESS   | Reser<br>ved | PSS |   | Re:<br>ve | ser<br>ed |   | CSS |   |

| Name     | Bits  | Description                                                             | R/W | Reset |
|----------|-------|-------------------------------------------------------------------------|-----|-------|
| Reserved | 31:30 | Must be written as zero; returns zero on read                           | R   | 0     |
| HSS      | 29:26 | Highest Shadow Set. A value of zero in this field indicates             | R   | 0     |
|          |       | that only the normal GPRs are implemented.                              |     |       |
| Reserved | 25:22 | Must be written as zero; returns zero on read                           | R   | 0     |
| EICSS    | 21:18 | EIC interrupt mode shadow set. Because Config3 <sub>VEIC</sub> =0, this | R   | 0     |
|          |       | field must be written as zero, and returns zero on read.                |     |       |
| Reserved | 17:16 | Must be written as zero; returns zero on read                           | R   | 0     |
| ESS      | 15:12 | Exception Shadow Set. This processor implement only the                 | R/W | 0     |
|          |       | normal GPRs, so this field has no effect, must be written as            |     |       |
|          |       | zero, and returns zero on read.                                         |     |       |
| Reserved | 11:10 | Must be written as zero; returns zero on read                           | R   | 0     |
| PSS      | 9:6   | Previous Shadow Set. Because GPR shadow registers are                   | R/W | 0     |
|          |       | not implemented, this field has no effect, must be written as           |     |       |
|          |       | zero, and returns zero on read.                                         |     |       |
| Reserved | 5:4   | Must be written as zero; returns zero on read                           | R   | 0     |
| CSS      | 3:0   | Current Shadow Set. Because GPR shadow registers are                    | R   | 0     |
|          |       | not implemented, this field has no effect, must be written as           |     |       |
|          |       | zero, and returns zero on read.                                         |     |       |

#### 46 XBurst®1 CPU Core Programming Manual Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.

## 2.3.6.2 SRSMap Register (CP0 Register 12, Select 3)

 $SRSCtI_{HSS}$  is zero, the results of a software read or write of this register have no significant. The SRSMap register is a 32-bit readable and writable register.

| SRSMap Register |       |       |             |            |   |    |   |   |  |  |  |  |
|-----------------|-------|-------|-------------|------------|---|----|---|---|--|--|--|--|
| 31 30 29        | 26 25 | 22 21 | 18 17 16 15 | 12 11 10 9 | 6 | 54 | 3 | 0 |  |  |  |  |
|                 |       |       | SRSMap      |            |   |    |   |   |  |  |  |  |

| Name   | Bits | Description                                | R/W | Reset |
|--------|------|--------------------------------------------|-----|-------|
| SRSMap | 31:0 | Used for temporary storage of information. | RW  | 0     |



## 2.3.7 CPU Performance Monitor Registers

The Architecture supports implementation dependent performance counters that provide the capability to count event or cycles for use in performance analysis. Each performance counter consists of a pair of registers: a 32-bit control register and a 32-bit counter register.

Each performance counter is mapped into even-odd select values of the *PerfCnt* register: Even selects access the control register and odd selects access the counter register. Below table shows an example of two performance counter and how they map into the select values of the *PerfCnt* register.

| Performance<br>Counter | PerfCnt Register<br>Select Value | PerfCnt Register Usage |
|------------------------|----------------------------------|------------------------|
| 0                      | PerfCnt, Select 0                | Control Register 0     |
|                        | PerfCnt, Select 1                | Counter Register0      |
| 1                      | PerfCnt, Select 2                | Control Register 1     |
|                        | PerfCnt, Select 3                | Counter Register1      |

Table 2.5 Example Performance Counter Usage of the PerfCnt CP0 Register

## 2.3.7.1 Performance Counter Control0 Register (CP0 Register 25, Select 0)

#### Performance Counter Control 0Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| М | Impl | Reserved | PCTD | EventExt | Event | IE | U | S | К | EXL |
|---|------|----------|------|----------|-------|----|---|---|---|-----|
|---|------|----------|------|----------|-------|----|---|---|---|-----|

| Name     | Bits  | Description                                                    | R/W | Reset |
|----------|-------|----------------------------------------------------------------|-----|-------|
| М        | 31    | This bit is a one, indicate another pair of Performance        | R   | 1     |
|          |       | Counter Control and Counter registers is implemented at a      |     |       |
|          |       | MTC0 or MFC0 select field value of "2" and "3".                |     |       |
| Reserved | 30    | Must be written as zeros return zeros on reads.                | R   | 0     |
| Impl     | 29:25 | This field not used by the implementation, must be written     | R   | 0     |
|          |       | as zero, return zero on read.                                  |     |       |
| Reserved | 24:16 | Must be written as zeros return zeros on reads.                | R   | 0     |
| PCTD     | 15    | PDTrace Performance Counter Tracing feature is not             | RW  | 0     |
|          |       | implemented. This bit readable and writable, but has no        |     |       |
|          |       | effect.                                                        |     |       |
| EventExt | 14:11 | The CPU not support more than the 64 encodings possible        | R   | 0     |
|          |       | in the 6-bit Event field, must be written as zero, return zero |     |       |
|          |       | on read.                                                       |     |       |
| Event    | 10:5  | Selects the event to be counted by the corresponding           | R/W | 0     |
|          |       | Counter Register.                                              |     |       |
|          |       | Encoding Meaning                                               |     |       |
|          |       | 0 Count CPU clock cycles (resolution is                        |     |       |
|          |       | updating per clock cycle)                                      |     |       |

48

XBurst®1 CPU Core Programming Manual

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



|     |   | 1               | Count pipeline stall cycles                               |    |   |  |  |  |  |  |  |  |  |  |
|-----|---|-----------------|-----------------------------------------------------------|----|---|--|--|--|--|--|--|--|--|--|
|     |   | 2               | Count number of I-cache miss occurred                     |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 3               | Count number of D-cache miss occurred                     |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 4               | Count instruction's number of being fetched               |    |   |  |  |  |  |  |  |  |  |  |
|     |   |                 | but finally discarded                                     |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 5               | Count total number of issued instructions                 |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 6               | Count times of TLB exception due to                       |    |   |  |  |  |  |  |  |  |  |  |
|     |   |                 | Instruction fetch                                         |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 7               | Count times of TLB exception due to                       |    |   |  |  |  |  |  |  |  |  |  |
|     |   |                 | load/store                                                |    |   |  |  |  |  |  |  |  |  |  |
| IE  | 4 | In CPU not s    | upport performance counter interrupt, so this bit         | RW | 0 |  |  |  |  |  |  |  |  |  |
|     |   | has no signifi  | icant. It is writable and readable.                       |    |   |  |  |  |  |  |  |  |  |  |
| U   | 3 | Enables ever    | nt counting in User Mode.                                 | RW | 0 |  |  |  |  |  |  |  |  |  |
|     |   | 0: Disable ev   | ent counting in User Mode.                                |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 1:Enable eve    | Enable event counting in User Mode                        |    |   |  |  |  |  |  |  |  |  |  |
| S   | 2 | The processo    | or does not implement Supervisor Mode; this bit           | R  | 0 |  |  |  |  |  |  |  |  |  |
|     |   | must be igno    | red on write and return zero on read.                     |    |   |  |  |  |  |  |  |  |  |  |
| К   | 1 | Enables ever    | nt counting in Kernel Mode. Note: this enables            | RW | 0 |  |  |  |  |  |  |  |  |  |
|     |   | event countir   | ng only when the UM, EXL and ERL bits in the              |    |   |  |  |  |  |  |  |  |  |  |
|     |   | Status registe  | er are zero.                                              |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 0:Disable eve   | ent counting in Kernel Mode                               |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 1:Enable eve    | ent counting in Kernel Mode                               |    |   |  |  |  |  |  |  |  |  |  |
| EXL | 0 | Enables eve     | nt counting when the EXL bit in the Status                | RW | 0 |  |  |  |  |  |  |  |  |  |
|     |   | registers is o  | ne and the ERL bit in the <i>Status</i> register is zero. |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 0: Disable ev   | rent counting while EXL=1,ERL=0                           |    |   |  |  |  |  |  |  |  |  |  |
|     |   | 1:Enable eve    | ent counting while EXL=1,ERL=0                            |    |   |  |  |  |  |  |  |  |  |  |
|     |   | Counting is r   | never enabled when the ERL bit in the Status              |    |   |  |  |  |  |  |  |  |  |  |
|     |   | register of the | e DM bit in the <i>Debug</i> register is one.             |    |   |  |  |  |  |  |  |  |  |  |



# 2.3.7.2 Performance Counter Counter0 Register (CP0 Register 25, Select 1) Performance Counter Counter0 Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Event Count

| Name  | Bits | Description                                           | R/W | Reset |
|-------|------|-------------------------------------------------------|-----|-------|
| Event | 31:0 | Increments once for each event that is enabled by the | RW  | 0     |
| Count |      | corresponding Control Register.                       |     |       |



# 2.3.7.3 Performance Counter Control1 Register (CP0 Register 25, Select 2)

Performance Counter Control1 Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| м | Impl | Reserved | PCTD | EventExt | Event | IE | U | s | к | EXL |  |
|---|------|----------|------|----------|-------|----|---|---|---|-----|--|
|---|------|----------|------|----------|-------|----|---|---|---|-----|--|

| Name     | Bits  |                | Description                                              | R/W | Reset |  |  |  |  |  |  |
|----------|-------|----------------|----------------------------------------------------------|-----|-------|--|--|--|--|--|--|
| М        | 31    | This bit is a  | his bit is a zero, indicate there are no another pair of |     |       |  |  |  |  |  |  |
|          |       | Performance    | Counter Control and Counter registers.                   |     |       |  |  |  |  |  |  |
| Reserved | 30    | Must be writt  | en as zeros return zeros on reads.                       | R   | 0     |  |  |  |  |  |  |
| Impl     | 29:25 | This field not | t used by the implementation, must be written            | R   | 0     |  |  |  |  |  |  |
|          |       | as zero, retu  | n zero on read.                                          |     |       |  |  |  |  |  |  |
| Reserved | 24:16 | Must be writt  | en as zeros return zeros on reads.                       | R   | 0     |  |  |  |  |  |  |
| PCTD     | 15    | PDTrace Pe     | Trace Performance Counter Tracing feature is no          |     |       |  |  |  |  |  |  |
|          |       | implemented    | . This bit readable and writable, but has no             |     |       |  |  |  |  |  |  |
|          |       | effect.        |                                                          |     |       |  |  |  |  |  |  |
| EventExt | 14:11 | The CPU not    | t support more than the 64 encodings possible            | R   | 0     |  |  |  |  |  |  |
|          |       | in the 6-bit E | vent field, must be written as zero, return zero         |     |       |  |  |  |  |  |  |
|          |       | on read.       |                                                          |     |       |  |  |  |  |  |  |
| Event    | 10:5  | Selects the    | event to be counted by the corresponding                 | R/W | 0x0   |  |  |  |  |  |  |
|          |       | Counter Reg    | ister.                                                   |     |       |  |  |  |  |  |  |
|          |       | Encoding       | Meaning                                                  |     |       |  |  |  |  |  |  |
|          |       | 0              | Count CPU clock cycles (resolution is                    |     |       |  |  |  |  |  |  |
|          |       |                | updating per clock cycle)                                |     |       |  |  |  |  |  |  |
|          |       | 1              | Count pipeline stall cycles                              |     |       |  |  |  |  |  |  |
|          |       | 2              | Count number of I-cache miss occurred                    |     |       |  |  |  |  |  |  |
|          |       | 3              | Count number of D-cache miss occurred                    |     |       |  |  |  |  |  |  |
|          |       | 4              | Count instruction's number of being fetched              |     |       |  |  |  |  |  |  |
|          |       |                | but finally discarded                                    |     |       |  |  |  |  |  |  |
|          |       | 5              | Count total number of issued instructions                |     |       |  |  |  |  |  |  |
|          |       | 6              | Count times of TLB exception due to                      |     |       |  |  |  |  |  |  |
|          |       |                | Instruction fetch                                        |     |       |  |  |  |  |  |  |
|          |       | 7              | Count times of TLB exception due to                      |     |       |  |  |  |  |  |  |
|          |       |                | load/store                                               |     |       |  |  |  |  |  |  |
| IE       | 4     | In CPU not s   | upport performance counter interrupt, so this bit        | RW  | 0     |  |  |  |  |  |  |
|          |       | has no signif  | cant. It is writable and readable.                       |     |       |  |  |  |  |  |  |
| U        | 3     | Enables ever   | nt counting in User Mode.                                | RW  | 0     |  |  |  |  |  |  |
|          |       | 0: Disable ev  | ent counting in User Mode.                               |     |       |  |  |  |  |  |  |
|          |       | 1:Enable eve   | nt counting in User Mode                                 |     |       |  |  |  |  |  |  |
| S        | 2     | The processo   | or does not implement Supervisor Mode, this bit          | R   | 0     |  |  |  |  |  |  |
|          |       | must be igno   | red on write and return zero on read.                    |     |       |  |  |  |  |  |  |

CP0



| К   | 1 | Enables event counting in Kernel Mode. Note: this enables        | RW | 0 |
|-----|---|------------------------------------------------------------------|----|---|
|     |   | event counting only when the UM, EXL and ERL bits in the         |    |   |
|     |   | Status register are zero.                                        |    |   |
|     |   | 0:Disable event counting in Kernel Mode                          |    |   |
|     |   | 1:Enable event counting in Kernel Mode                           |    |   |
| EXL | 0 | Enables event counting when the EXL bit in the Status            | RW | 0 |
|     |   | registers is one and the ERL bit in the Status register is zero. |    |   |
|     |   | 0: Disable event counting while EXL=1,ERL=0                      |    |   |
|     |   | 1:Enable event counting while EXL=1,ERL=0                        |    |   |
|     |   | Counting is never enabled when the ERL bit in the Status         |    |   |
|     |   | register of the DM bit in the <i>Debug</i> register is one.      |    |   |

# 2.3.7.4 Performance Counter Counter0 Register (CP0 Register 25, Select 3) Performance Counter Counter3 Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Event Count

| Name  | Bits | Description                                           | R/W | Reset |
|-------|------|-------------------------------------------------------|-----|-------|
| Event | 31:0 | Increments once for each event that is enabled by the | RW  | 0     |
| Count |      | corresponding Control Register.                       |     |       |



## 2.3.8 Debug Registers

This section contains the following hardware access registers.

- Section 2.3.8.1, "Debug Register (CP0 Register 23, Select 0)"
- Section 2.3.8.1, "Debug2 Register (CP0 Register 23, Select 6)"
- Section 2.3.8.1," Debug Exception Program Counter Register (CP0 Register 24, Select 0)"
- Section 2.3.8.1," Debug Save Register (CP0 Register 31, Select 0)"
- Section 2.3.8.1," WatchLo Register (CP0 Register 18, Select 0)"
- Section 2.3.8.1," WatchHi Register (CP0 Register 19, Select 0)"

## 2.3.8.1 Debug Register (CP0 Register 23, Select 0)

The *Debug* register is used to control the debug exception and provide information about the cause of the debug exception and when re-entering at the debug exception vector due to a normal exception in debug mode. The R (read only) field information bits are updated by hardware every time the debug exception is taken or when a normal exception is taken when already in debug mode.

Some of the bits and fields are only updated on debug exceptions and/or exceptions in debug mode, as shown below:

- DSS, DBp, DDBL, DDBS, DIB, DINT are updated on both debug exceptions and on exceptions in debug modes.
- DExcCode is updated on exceptions in debug mode, and is undefined after a debug exception.
- Halt and Doze are updated on a debug exception, and is undefined after an exception in debug mode.
- DBD is updated on both debug and on exceptions in debug modes.

All bits and fields are undefined when read from normal mode, except Ver and DM.

#### Debug Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| DBD<br>DM | NoDCR | Doze<br>Halt | CountDM | IBusEP | MCheckP | CacheEP | DBusEP | IEXI | DDBSImp | DDBLImp | Ver | DExcCode | NoSSt | SSt | OffLine | DIBImpr<br>DINT | DIB | DDBS | DDBL | DBp | SSO |
|-----------|-------|--------------|---------|--------|---------|---------|--------|------|---------|---------|-----|----------|-------|-----|---------|-----------------|-----|------|------|-----|-----|
|-----------|-------|--------------|---------|--------|---------|---------|--------|------|---------|---------|-----|----------|-------|-----|---------|-----------------|-----|------|------|-----|-----|

| Name  | Bits                                                        | Description                                              | R/W | Reset |
|-------|-------------------------------------------------------------|----------------------------------------------------------|-----|-------|
| DBD   | 31                                                          | Indicates whether the most recent debug exception in     |     |       |
|       |                                                             | Debug Mode occurred in a branch or jump delay slot.      | Б   | 0     |
|       |                                                             | 0: not in delay slot;                                    | ĸ   | 0     |
|       |                                                             | 1: in delay slot                                         |     |       |
| DM    | 30                                                          | Indicates that the processor is operating in debug mode: |     | 0     |
|       |                                                             | 0: processor not in debug mode                           |     |       |
|       |                                                             | 1: processor in debug mode                               |     |       |
| NoDCR | 29                                                          | Indicates whether the dseg segment is present:           | R   | 0     |
|       | Read always as zero, indicates dseg segment is present.     |                                                          |     |       |
| LSNM  | 28 Controls access of load/store between dseg and remaining |                                                          | RW  | 0     |
|       |                                                             | memory when the dseg segment is present:                 |     |       |
|       |                                                             | 0: Load/stores in dseg address range goes to dseg.       |     |       |

XBurst®1 CPU Core Programming Manual

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



|          |       | 1: Load/stores in dseg address range goes to main          |    |   |
|----------|-------|------------------------------------------------------------|----|---|
|          |       | memory.                                                    |    |   |
| Doze     | 27    | The implementation does not support low-power modes,       | R  | 0 |
|          |       | then this bit always reads as zero.                        |    | 0 |
| Halt     | 26    | The implementation does not support a halt state, then the | R  | 0 |
|          |       | bit always reads as zero.                                  |    | 0 |
| CountDM  | 25    | Controls or indicates the Count register behavior in Debug | R  | 1 |
|          |       | Mode.                                                      |    |   |
|          |       | The reset value of this bit indicates the behavior after   |    |   |
|          |       | reset, and always read as one indicates Count register is  |    |   |
|          |       | running in Debug Mode.                                     |    |   |
| IBusEP   | 24    | In Debug Mode, Bus error exception not applies to a        | R  | 0 |
|          |       | Debug Mode Bus Error exception, this bit is read-only(R)   |    |   |
|          |       | and read as zero.                                          |    |   |
| MCheckP  | 23    | In Debug Mode, a Machine Check exception not applies to    | R  | 0 |
|          |       | a Debug Mode Machine Check exception, and this bit is      |    |   |
|          |       | read-only(R) and reads as zero.                            |    |   |
| CacheEP  | 22    | In Debug Mode, a Cache Error exception not applies to a    | R  | 0 |
|          |       | Debug Mode Cache Error exception.                          |    |   |
|          |       | This bit is read-only(R) and read as zero.                 |    |   |
| DBusEP   | 21    | In Debug Mode, a Bus Error exception not applies to a      | R  | 0 |
|          |       | Debug Mode Cache Error exception.                          |    |   |
|          |       | This bit is read-only(R) and read as zero.                 |    |   |
| IEXI     | 20    | An imprecise Error Exception Inhibit(IEXI) is not          | R  | 0 |
|          |       | implemented. This bit is read-only(R) and reads as zero.   |    |   |
| DDBSImpr | 19    | A Debug Data Break Store Imprecise exception is not        | R  | 0 |
|          |       | implemented, this bit read as zero.                        |    |   |
| DDBLImpr | 18    | A Debug Data Break Load Imprecise exception is not         | R  | 0 |
|          |       | implemented, this bit read as zero.                        |    |   |
| EJTAGVer | 17:15 | JTAG version.                                              | R  | 0 |
| DExcCode | 14:10 | Indicates the cause of the latest exception in debug mode. | R  | 0 |
|          |       | Cause for those normal exceptions that may                 |    |   |
|          |       | occur in debug mode.                                       |    |   |
| NoSSt    | 9     | Read always as zero, indicate Single-step feature          | R  | 0 |
|          |       | available.                                                 |    |   |
| SSt      | 8     | Controls whether single-step feature is enabled:           | RW | 0 |
|          |       | 0:No debug single-step exception enabled.                  |    |   |
|          |       | 1:Debug single step exception enabled.                     |    |   |
| OffLine  | 7     | MIPS MT processors is not implemented, this bit is         | R  | 0 |
|          |       | read-only(R) and reads as zero.                            |    |   |
| DIBImpr  | 6     | A Debug Instruction Break Imprecise exception not          | R  | 0 |
|          |       | implemented, this bit reads as zero.                       |    |   |



| DINT | 5 | Indicates that a debug interrupt exception occurred.      | RW | 0 |
|------|---|-----------------------------------------------------------|----|---|
|      |   | Cleared on exception in debug mode.                       |    |   |
|      |   | 0: No debug interrupt exception                           |    |   |
|      |   | 1: Debug interrupt exception                              |    |   |
| DIB  | 4 | Indicates that a debug instruction break exception        | R  | 0 |
|      |   | occurred. Cleared on exception in debug mode.             |    |   |
|      |   | 0: No debug instruction exception                         |    |   |
|      |   | 1: Debug instruction exception                            |    |   |
| DDBS | 3 | Indicates that a debug data break exception occurred on a | R  | 0 |
|      |   | store. Cleared on exception in debug mode.                |    |   |
|      |   | 0: No debug data exception on a store                     |    |   |
|      |   | 1: Debug instruction exception on a store                 |    |   |
| DDBL | 2 | Indicates that a debug data break exception occurred on a | R  | 0 |
|      |   | load. Cleared on exception in debug mode.                 |    |   |
|      |   | 0: No debug data exception on a load                      |    |   |
|      |   | 1: Debug instruction exception on a load                  |    |   |
| DBp  | 1 | Indicates that a debug software breakpoint exception      | R  | 0 |
|      |   | occurred. Cleared on exception in debug mode.             |    |   |
|      |   | 0: No debug software breakpoint exception                 |    |   |
|      |   | 1: Debug software breakpoint exception                    |    |   |
| DSS  | 0 | Indicates that a debug single-step exception occurred.    | R  | 0 |
|      |   | Cleared on exception in debug mode.                       |    |   |
|      |   | 0: No debug single-step exception                         |    |   |
|      |   | 1: Debug single-step exception                            |    |   |

# 2.3.8.2 Debug2 Register (CP0 Register 23, Select 6)

**Debug2 Register** 

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Reserved | CO | TuP | PaCo |  |
|----------|----|-----|------|--|
|----------|----|-----|------|--|

| Name     | Bits | Description                                                 | R/W | Reset |
|----------|------|-------------------------------------------------------------|-----|-------|
| Reserved | 31:4 | Must be written as zeros return zeros on reads.             | R   | 0     |
| Prm      | 3    | Primed break exception is not implemented, this bit reads   |     | 0     |
|          |      | as zero.                                                    |     |       |
| DQ       | 2    | Data qualified break exception is not implemented, this bit |     | 0     |
|          |      | reads as zero.                                              |     |       |
| Тир      | 1    | Tuple break exception is not implemented, this bit reads as | R   | 0     |
|          |      | zero.                                                       |     |       |
| PaCO     | 0    | Pass counter exception is not implemented, this bit reads   | R   | 0     |
|          |      | as zero.                                                    |     |       |



## 2.3.8.3 Debug Exception Program Counter Register (CP0 Register 24, Select 0)

The Debug Exception Program Counter (*DEPC*) register is a read/write register that contains the address at which processing resumes after a debug exception has been serviced. It is part of the EJTAG specification and the reader is referred there for the format and description of the register. All bits of the *DEPC* register are significant and must be writable.

When a debug exception occurs, the processor writes the DEPC register with,

- the virtual address of the instruction that was the direct cause of the exception, or
- the virtual address of the immediately preceding branch or jump instruction, when the exception causing instruction is in a branch delay slot, and the *Branch Delay* bit in the *Cause* register is set.

The processor reads the DEPC register as the result of execution of the DERET instruction. Software may write the DEPC register to change the processor resume address and read the DEPC register to determine at what address the processor will resume.

#### **Debug Exception Program Counter Register**

| DEPC | 31 | 0    |
|------|----|------|
|      |    | DEPC |

| Name | Bits | Description            | R/W | Reset |
|------|------|------------------------|-----|-------|
| DEPC | 31:0 | Debug exception point. |     | 0     |



## 2.3.8.4 Debug Save Register (CP0 Register 31, Select 0)

Software-only register, with no hardware effect. Provided because the debug exception handler can't use the K0-1 GP register, used by ordinary exception handlers to bootstrap themselves: but a debug handler can save a GPR into *DESAVE*, and then use that GPR register code which saves everything else.

#### **DESAVE Register**

| 31 | 0      |
|----|--------|
|    | DESAVE |
|    |        |

| Name   | Bits | Description                    | R/W | Reset |
|--------|------|--------------------------------|-----|-------|
| DESAVE | 31:0 | Debug exception save contents. |     | 0     |



### 2.3.8.5 WatchLo Register (CP0 Register 18, Select 0)

The *WatchLo* and *WatchHi* registers together provide the interface to a watchpoint debug facility which initiates a watch exception if an instruction or data access matches the address specified in the registers. Watch exceptions are taken only if the EXL and ERL bits are zero in the *Status* register. If either bit is a one, the WP bit is set in the *Cause* register, and the watch exception is deferred until both the EXL and ERL bits are zero.

An implementation may provide zero or more pairs of *WatchLo* and *WatchHi* registers, referencing them via the select field of the MTC0/MFC0 instructions, and each pair of Watch registers may be dedicated to a particular type of reference. Software may determine if at least one pair of *WatchLo* and *WatchHi* registers are implemented via the *WR* bit of the Config1 register.

The *WatchLo* register specifies the base virtual address and the type of reference (instruction fetch, load, store) to match. If a particular Watch register only supports a subset of the reference types, the unimplemented enables must be ignored on write and return zero on read. Software may determine which enables are support by a particular Watch register pair by setting all three enables bits and reading them back to see which ones were actually set.

It is implementation dependent whether a data which is triggered by a prefetch, CACHE, or SYNCI instruction whose address matches the Watch register address mach conditions.

WatchLo Register

| 31    | 3 | 2 | 1 | 0 |
|-------|---|---|---|---|
| VAddr |   | Ι | R | W |

| Name  | Bits | Description                                                      | R/W | Reset |
|-------|------|------------------------------------------------------------------|-----|-------|
| VAddr | 31:3 | This field specifies the virtual address to match. Note that     | R/W | 0x0   |
|       |      | this is a double word address, since bits [2:0] are used to      |     |       |
|       |      | control the type of match.                                       |     |       |
| I     | 2    | If this bit is set, watch exceptions are enabled for instruction | R/W | 0     |
|       |      | fetches that match the address and are actually issued by        |     |       |
|       |      | the processor(speculative instructions never cause Watch         |     |       |
|       |      | exceptions).                                                     |     |       |
| R     | 1    | If this bit is set, watch exceptions are enabled for loads that  | R/W | 0     |
|       |      | match the address.                                               |     |       |
| W     | 0    | If this bit is set, watch exceptions are enabled for stores that | R/W | 0     |
|       |      | match the address.                                               |     |       |

## 2.3.8.6 WatchHi Register (CP0 Register 19, Select 0)

The *WatchLo* and *WatchHi* register together provide the interface to a watchpoint debug facility that initiates a watch exception if an instruction or data access matches the address specified in the register. As such, they duplicate some functions of the EJTAG debug solution. Watch exception are taken only if the *EXL* and *ERL* bits are zero in the *Status* register. If either bit is a one, then the *WP* bit is set in the *Cause* register, and the watch exception is deferred until both the *EXL* and *ERL* are zero. The *WatchHi* register contains information that qualifies the virtual address specified in the *WatchLo* register: an ASID, a Global (G) bit, and an optional address mask. If the G bit is 1, any virtual address reference that matches the specified address will cause a watch exception. If the G bit is a 0, only

those virtual address references for which the ASID value in the *WatchHi* register matches the ASID value in the *EntryHi* register cause a watch exception. The optional mask field provides address masking to qualify the address specified in *WatchLo*.

#### WatchHi Register

| 1 30 29 28 27 26 25 24 23 22 | 21 20 19 18 17 16 15 14 13 | $12 \ 11 \ 10 \ 9 \ 8 \ 7 \ 6 \ 5 \ 4 \ 3 \ 2 \ 1 \ 0$ |
|------------------------------|----------------------------|--------------------------------------------------------|
|------------------------------|----------------------------|--------------------------------------------------------|

| M | G | Reserved | EAS | ASID | Reserved | MASK | I | R | W |
|---|---|----------|-----|------|----------|------|---|---|---|
|---|---|----------|-----|------|----------|------|---|---|---|

| Name     | Bits  | Description                                                            | R/W | Reset |
|----------|-------|------------------------------------------------------------------------|-----|-------|
| М        | 31    | Another pair of WatchHi/WatchLo registers is not                       | R   | 0     |
|          |       | implemented.                                                           |     |       |
|          |       | Must be written as zero; returns zero on read                          |     |       |
| G        | 30    | If this bit is one, any address that matches that specified in         | RW  | 0     |
|          |       | the WatchLo register causes a watch exception. If this bit is          |     |       |
|          |       | zero, the ASID field of the WatchHi register must match the            |     |       |
|          |       | ASID field of the EntryHi register to cause a watch                    |     |       |
|          |       | exception.                                                             |     |       |
| Reserved | 29:26 | Must be written as zero; returns zero on read                          | R   | 0     |
| EAS      | 25:24 | Config4 <sub>AE</sub> =0 then must be written as zero; returns zero on | R   | 0     |
|          |       | read.                                                                  |     |       |
| ASID     | 23:16 | ASID value which is required to match that in the EntryHi              |     | 0x0   |
|          |       | register if the G bit is zero in the WatchHi register.                 |     |       |
| Reserved | 15:12 | Must be written as zero; returns zero on read                          | R   | 0     |
| Mask     | 11:3  | Any bit in this field that is a one inhibits the corresponding         | RW  | 0x0   |
|          |       | address bit from participating in the address match.                   |     |       |
|          |       | Software may determine how many mask bits are                          |     |       |
|          |       | implemented by writing ones the this field and then reading            |     |       |
|          |       | back the result.                                                       |     |       |
| 1        | 2     | This bit is set by hardware when an instruction fetch                  | W1C | 0     |
|          |       | condition matches the values in this watch register pair.              |     |       |
|          |       | When set, the bit remains set until cleared by software,               |     |       |
|          |       | which is accomplished by writing a 1 to the bit.                       |     |       |
| R        | 1     | This bit is set by hardware when an load condition matches             | W1C | 0     |
|          |       | the values in this watch register pair.                                |     |       |



|   |   | When set, the bit remains set until cleared by software,    |     |   |
|---|---|-------------------------------------------------------------|-----|---|
|   |   | which is accomplished by writing a 1 to the bit.            |     |   |
| W | 0 | This bit is set by hardware when an store condition matches | WIC | 0 |
|   |   | the values in this watch register pair.                     |     |   |
|   |   | When set, the bit remains set until cleared by software,    |     |   |
|   |   | which is accomplished by writing a 1 to the bit.            |     |   |

## 2.3.9 User Mode Support Registers

This section contains the following hardware access registers.

- Section 2.3.9.1," Hardware Enable-HWREna (CP0 Register 7, Select 0)"
- Section 2.3.9.2," Load Linked Address (CP0 Register 17, Select 0)"

## 2.3.9.1 Hardware Enable-HWREna (CP0 Register 7, Select 0)

The *HWREna* register contains a bit mask that determine which hardware register are accessible via the RDHWR instruction when that instruction is executed in a mode in which coprocessor 0 is not enable.

#### **HWREna Register**

| 31 30 29 28 | 4 | 3     | 2  | 1     | 0      |
|-------------|---|-------|----|-------|--------|
|             |   | CCRes | CC | SYNCI | CPUNum |

| Name | Bits  | Description                                                              | R/W | Reset |
|------|-------|--------------------------------------------------------------------------|-----|-------|
| Impl | 31:30 | These bits enable access to the implementation-dependent                 | R   | 0     |
|      |       | hardware register 31 and 30.                                             |     |       |
|      |       | If a register is not implemented, the corresponding bit                  |     |       |
|      |       | returns a zero and is ignored on write.                                  |     |       |
|      |       | If a register is implemented , access to that register is                |     |       |
|      |       | enabled if the corresponding bit in this field is a 1 and                |     |       |
|      |       | disable if the corresponding bit is a 0.                                 |     |       |
| Mask | 29:0  | Each bit in this field enables access by the RDHWR                       | RW  | 0     |
|      |       | instruction to a particular hardware register(which may not              |     |       |
|      |       | be an actual register).                                                  |     |       |
|      |       | If RDHWR register 'n' is not implemented , bit 'n' of this field         |     |       |
|      |       | returns a zero and is ignored on a write.                                |     |       |
|      |       | If RDHWR register 'n' is implemented, access to the register             |     |       |
|      |       | is enable if bit 'n' in this field is a 1 and disable if bit 'n' of this |     |       |
|      |       | field is a 0.                                                            |     |       |
|      |       | See the RDHWR instruction for a list of valid hardware                   |     |       |
|      |       | registers.                                                               |     |       |
|      |       | Below Table list the RDHWR registers, and register number                |     |       |
|      |       | 'n' corresponds to bit 'n' is this field.                                |     |       |

| Table 2.6 RDHWR Register Numbers |          |                                                                                                                                                           |  |  |  |
|----------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Register<br>Number               | Mnemonic | Description                                                                                                                                               |  |  |  |
| 0                                | CPUNum   | Number of the CPU on which the program is currently running. This register provides read access to the coprocessor 0 <i>EBase<sub>CPUNum</sub></i> field. |  |  |  |



| 1    | SYNCI_Step | Address step si                                                         | ze to be used with the SYNCI instruction. See that        |  |
|------|------------|-------------------------------------------------------------------------|-----------------------------------------------------------|--|
|      |            | instruction's des                                                       | cription for the use of this value. In the typical        |  |
|      |            | implementation,                                                         | this value should be zero if there are no caches in the   |  |
|      |            | system which mu                                                         | ust be synchronize(either because there no cahches, or    |  |
|      |            | because the inst                                                        | ruction cache tracks writes to the data cache). In other  |  |
|      |            | cases, the return                                                       | value should be the smallest line size of the caches that |  |
|      |            | must be synchror                                                        | nize.                                                     |  |
| 2    | CC         | High-resolution c                                                       | cycle counter. This register provides read access to the  |  |
|      |            | coprocessor 0 Co                                                        | ount register.                                            |  |
| 3    | CCRes      | Resolution of the                                                       | e CC register. This value denotes the number of cycles    |  |
|      |            | between update                                                          | of the register. For example:                             |  |
|      |            | CCRes Value                                                             | Meaning                                                   |  |
|      |            | 1                                                                       | CC register increments every CPU cycle                    |  |
|      |            | 2                                                                       | CC register increments every second CPU cycle             |  |
|      |            | 3                                                                       | CC register increments every third CPU cycle.             |  |
|      |            |                                                                         | etc                                                       |  |
| 4-31 | Reserved   | These register numbers are reserved for future architecture use. Access |                                                           |  |
|      |            | result in a Reserved Instruction Exception.                             |                                                           |  |

Using the *HWREna* register, privileged software may select which of the hardware register are accessible via the RDHWR instruction. In doing so, a register may be virtualized at the cost of handling a Reserved Instruction Exception, interpreting the instruction, and returning the virtualized value. For example, if it is not desirable to provide direct access to the *Count* register, access to that register may be individually disabled and the return value can be virtualized by the operating system.

Software may determine which register are implemented by writing all ones to the *HWREna* register, then reading the value back .If a bit reads back as a one, the processor implements that hardware register.

君正 Ingenic

## 2.3.9.2 Load Linked Address (CP0 Register 17, Select 0)

The *LLAddr* register contains the relevant bits of the physical address read by the most recent Load Linked instruction. This register is implementation dependent and for diagnostic purposes only and serves on function during normal operation.

### Load Linked Address Register

| 31 | 28 27 |       | 0 |
|----|-------|-------|---|
|    |       | PAddr |   |

| Name  | Bits | Description                                                    | R/W | Reset |
|-------|------|----------------------------------------------------------------|-----|-------|
| PAddr | 31:0 | This field encodes the physical address read by the most       | R   | 0x0   |
|       |      | recent Load Linked instruction. The format of this register is |     |       |
|       |      | implementation dependent, and an implementation may            |     |       |
|       |      | implement as many of the bits or format the address in any     |     |       |
|       |      | way that it find convenient.                                   |     |       |



## 2.3.10 Kernel Mode Support Registers

This section contains the following hardware access registers.

- Section 2.3.10.1, "Kernel Scratch Register 1 KScratch1 (CP0 Register 31, Select 2)"
- Section 2.3.10.2, "Kernel Scratch Register 2 KScratch2 (CP0 Register 31, Select 3)"
- Section 2.3.10.3, "Kernel Scratch Register 3 KScratch2 (CP0 Register 31, Select 4)"
- Section 2.3.10.4, "Kernel Scratch Register 4 KScratch2 (CP0 Register 31, Select 5)"
- Section 2.3.10.5, "Kernel Scratch Register 5 KScratch2 (CP0 Register 31, Select 6)"
- Section 2.3.10.6, "Kernel Scratch Register 6 KScratch2 (CP0 Register 31, Select 7)"

## 2.3.10.1 Kernel Scratch Register 1 - KScratch1 (CP0 Register 31, Select 2)

*KScratch1* is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the *KScrathc1* register is indicated by *Config4<sub>KScrExist[2]</sub>=*1'b1.

#### **KScratch1 Register**

| 31 | 0         |
|----|-----------|
|    | KScratch1 |

| Name     | Bits | Description                                              | R/W | Reset |
|----------|------|----------------------------------------------------------|-----|-------|
| KScratch | 31:0 | Used by the kernel for temporary storage of information. | RW  | 0     |
| 1        |      |                                                          |     |       |

## 2.3.10.2 Kernel Scratch Register 2 - KScratch2 (CP0 Register 31, Select 3)

*KScratch2* is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the *KScrathc2* register is indicated by *Config4<sub>KScrExist[3]</sub>=*1'b1.

## **KScratch2 Register**

| 3 | 1 |
|---|---|
|   |   |

| KScratch1 |
|-----------|
|-----------|

| Name     | Bits | Description                                              | R/W | Reset |
|----------|------|----------------------------------------------------------|-----|-------|
| KScratch | 31:0 | Used by the kernel for temporary storage of information. | RW  | 0     |
| 1        |      |                                                          |     |       |



0

## 2.3.10.3 Kernel Scratch Register 3 - KScratch3 (CP0 Register 31, Select 4)

*KScratch1* is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the *KScrathc3* register is indicated by *Config4<sub>KScrExist[4]</sub>=*1'b1.

### **KScratch3 Register**

| 31 |  |
|----|--|
|    |  |

| KScratch1 |
|-----------|
|           |

| Name     | Bits | Description                                              | R/W | Reset |
|----------|------|----------------------------------------------------------|-----|-------|
| KScratch | 31:0 | Used by the kernel for temporary storage of information. | RW  | 0     |
| 1        |      |                                                          |     |       |

## 2.3.10.4 Kernel Scratch Register 4 - KScratch4 (CP0 Register 31, Select 5)

*KScratch4* is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the *KScrathc4* register is indicated by *Config4<sub>KScrExist[5]</sub>=*1'b1.

## **KScratch4 Register**

| 3 | 1 |
|---|---|
|   |   |

KScratch1

| Name     | Bits | Description                                              | R/W | Reset |
|----------|------|----------------------------------------------------------|-----|-------|
| KScratch | 31:0 | Used by the kernel for temporary storage of information. | RW  | 0     |
| 4        |      |                                                          |     |       |



0

## 2.3.10.5 Kernel Scratch Register 5 - KScratch5 (CP0 Register 31, Select 6)

*KScratch5* is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the *KScrathc5* register is indicated by *Config4<sub>KScrExist(6)</sub>=*1'b1.

### **KScratch5 Register**

| 2 | 4 |
|---|---|
|   |   |
| - | • |

| KScratch1 |  |
|-----------|--|
|           |  |

| Name     | Bits | Description                                              | R/W | Reset |
|----------|------|----------------------------------------------------------|-----|-------|
| KScratch | 31:0 | Used by the kernel for temporary storage of information. | RW  | 0     |
| 5        |      |                                                          |     |       |
# 2.3.10.6 Kernel Scratch Register 6 - KScratch6 (CP0 Register 31, Select 7)

*KScratch6* is a read-write 32-bit register that is used by the kernel for temporary storage of information. The presence of the *KScrathc6* register is indicated by *Config4<sub>KScrExist[7]</sub>=*1'b1.

#### KScratch6 Register

31

KScratch1

| Name     | Bits | Description                                              | R/W | Reset |
|----------|------|----------------------------------------------------------|-----|-------|
| KScratch | 31:0 | Used by the kernel for temporary storage of information. | RW  | 0     |
| 6        |      |                                                          |     |       |

0



#### 2.3.11 Multi-core Registers

This section's registers is used for multi-core system.

This section contains the following hardware access registers.

- section 2.3.11.1, "CoreCtrl Register (CP0 Register 11, Select 6)"
- section 2.3.11.2, "CoreStat Register (CP0 Register 11, Select 7)"
- section 2.3.11.3, "CorelRQM register (CP0 Register16, Select6)"
- section 2.3.11.4, " Mailbox0 Register(CP0 Register 22, select 0)"
- section 2.3.11.5, "Mailbox1 Register(CP0 Register 22, select 1)"
- section 2.3.11.6, "Mailbox2 Register(CP0 Register 22, select 2)"
- section 2.3.11.7, "Mailbox3 Register(CP0 Register 22, select 3)"
- section 2.3.11.8, "SpinLock Register (CP0 Register 9, Select 6)"
- section 2.3.11.9, " SpinAtom Register (CP0 Register 9, Select 7)"

### 2.3.11.1 CoreCtrl Register (CP0 Register 11, Select 6)

#### **CoreCtrl Register**

| 31       | 20 19   | 18             | 17 1    | 16      | 15 14 13 | 12 | 11   | 10   | 9    | 8    | 7 | 6   | 5    | 4  | 3       | 2       | 1       | 0       |
|----------|---------|----------------|---------|---------|----------|----|------|------|------|------|---|-----|------|----|---------|---------|---------|---------|
| Reserved | SLEEP3M | <b>SLEEP2M</b> | SLEEP1M | SLEEPOM | Reserve  | ed | RPC3 | RPC2 | RPC1 | RPC0 | R | ese | erve | ed | SW_RST3 | SW_RST2 | SW_RST1 | SW_RST0 |

| Name     | Bits  | Description                                   | R/W | Reset |
|----------|-------|-----------------------------------------------|-----|-------|
| Reserved | 31:20 | Must be written as zero; returns zero on read | R   | 0     |
| SLEEP3M  | 19    | Mask CORE3's clock down.                      | RW  | 0     |
|          |       | 0 – not mask;                                 |     |       |
|          |       | 1 – mask                                      |     |       |
| SLEEP2M  | 18    | Mask CORE2's clock down.                      | RW  | 0     |
|          |       | 0 – not mask;                                 |     |       |
|          |       | 1 – mask                                      |     |       |
| SLEEP1M  | 17    | Mask CORE1's clock down.                      | RW  | 0     |
|          |       | 0 – not mask;                                 |     |       |
|          |       | 1 – mask                                      |     |       |
| SLEEP0M  | 16    | Mask CORE0's clock down.                      | RW  | 0     |
|          |       | 0 – not mask;                                 |     |       |
|          |       | 1 – mask                                      |     |       |
| Reserved | 15:12 | Must be written as zero; returns zero on read | R   | 0     |
| RPC3     | 11    | Reset exception handler entry for CORE3.      | RW  | 0     |
|          |       | 1 – Dedicated reset entry;                    |     |       |
|          |       | 0 – default reset entry (0xBFC00000)          |     |       |
| RPC2     | 10    | Reset exception handler entry for CORE2.      | RW  | 0     |
|          |       | 1 – Dedicated reset entry;                    |     |       |
|          |       | 0 – default reset entry (0xBFC00000)          |     |       |

72

XBurst®1 CPU Core Programming Manual

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



| RPC1     | 9   | Reset exception handler entry for CORE1.      | RW | 0 |
|----------|-----|-----------------------------------------------|----|---|
|          |     | 1 – Dedicated reset entry;                    |    |   |
|          |     | 0 – default reset entry (0xBFC00000)          |    |   |
| RPC0     | 8   | Reset exception handler entry for CORE0.      | RW | 0 |
|          |     | 1 – Dedicated reset entry;                    |    |   |
|          |     | 0 – default reset entry (0xBFC00000)          |    |   |
| Reserved | 7:4 | Must be written as zero; returns zero on read | R  | 0 |
| SW_RST3  | 3   | Software reset CORE3.                         | RW | 0 |
|          |     | 1 – keeps reset;                              |    |   |
|          |     | 0 – not SW reset status                       |    |   |
| SW_RST2  | 2   | Software reset CORE2.                         | RW | 0 |
|          |     | 1 – keeps reset;                              |    |   |
|          |     | 0 – not SW reset status                       |    |   |
| SW_RST1  | 1   | Software reset CORE1.                         | RW | 0 |
|          |     | 1 – keeps reset;                              |    |   |
|          |     | 0 – not SW reset status                       |    |   |
| SW_RST0  | 0   | Software reset CORE0.                         | RW | 0 |
|          |     | 1 – keeps reset;                              |    |   |
|          |     | 0 – not SW reset status                       |    |   |



# 2.3.11.2 CoreStat Register (CP0 Register 11, Select 7)

3

|          |    |        | Со     | reS    | tat    | Reg  | jister | •  |        |        |        |        |   |     |     |    |         |         |         |         |
|----------|----|--------|--------|--------|--------|------|--------|----|--------|--------|--------|--------|---|-----|-----|----|---------|---------|---------|---------|
| 1        | 20 | 19     | 18     | 17     | 16     | 15 1 | 14 13  | 12 | 11     | 10     | 9      | 8      | 7 | 6   | 5   | 4  | 3       | 2       | 1       | 0       |
| Reserved |    | SLEEP3 | SLEEP2 | SLEEP1 | SLEEP0 | Re   | serve  | ed | IRQ3_P | IRQ2_P | IRQ1_P | IRQ0_P | R | ese | rve | ed | MIRQ3_P | MIRQ2_P | MIRQ1_P | MIRQ0_P |

| Name     | Bits  | Description                                              | R/W | Reset |
|----------|-------|----------------------------------------------------------|-----|-------|
| Reserved | 31:20 | Must be written as zero; returns zero on read            | R   | 0     |
| SLEEP3   | 19    | Sleep status of CORE3.                                   | R   | 0     |
|          |       | 0 – not sleep;                                           |     |       |
|          |       | 1 – sleep                                                |     |       |
| SLEEP2   | 18    | Sleep status of CORE2.                                   | R   | 0     |
|          |       | 0 – not sleep;                                           |     |       |
|          |       | 1 – sleep                                                |     |       |
| SLEEP1   | 17    | Sleep status of CORE1.                                   | R   | 0     |
|          |       | 0 – not sleep;                                           |     |       |
|          |       | 1 – sleep                                                |     |       |
| SLEEP0   | 16    | Sleep status of CORE0.                                   | R   | 0     |
|          |       | 0 – not sleep;                                           |     |       |
|          |       | 1 – sleep                                                |     |       |
| Reserved | 15:12 | Must be written as zero; returns zero on read            | R   | 0     |
| IRQ3_P   | 11    | Pending peripheral IRQ to CORE3 when the peripheral      | R   | 0     |
|          |       | IRQ exists meanwhile it is not masked. Software can only |     |       |
|          |       | read the bit field.                                      |     |       |
|          |       | 1 – pending peripheral IRQ;                              |     |       |
|          |       | 0 – no peripheral IRQ *1                                 |     |       |
| IRQ2_P   | 10    | Pending peripheral IRQ to CORE2 when the peripheral      | R   | 0     |
|          |       | IRQ exists meanwhile it is not masked. Software can only |     |       |
|          |       | read the bit field.                                      |     |       |
|          |       | 1 – pending peripheral IRQ;                              |     |       |
|          |       | 0 – no peripheral IRQ *1                                 |     |       |
| IRQ1_P   | 9     | Pending peripheral IRQ to CORE1 when the peripheral      | R   | 0     |
|          |       | IRQ exists meanwhile it is not masked. Software can only |     |       |
|          |       | read the bit field.                                      |     |       |
|          |       | 1 – pending peripheral IRQ;                              |     |       |
|          |       | 0 – no peripheral IRQ *1                                 |     |       |
| IRQ0_P   | 8     | Pending peripheral IRQ to CORE0 when the peripheral      | R   | 0     |
|          |       | IRQ exists meanwhile it is not masked. Software can only |     |       |
|          |       | read the bit field.                                      |     |       |
|          |       | 1 – pending peripheral IRQ;                              |     |       |



|          |     | 0 – no peripheral IRQ *1                                       |    |   |
|----------|-----|----------------------------------------------------------------|----|---|
| Reserved | 7:4 | Must be written as zero; returns zero on read                  | R  | 0 |
| MIRQ3_P  | 3   | Pending mailbox IRQ3 due to software writing mailbox3          | RW | 0 |
|          |     | register. Software can clear it to value 0 but setting value 1 |    |   |
|          |     | has no effect.                                                 |    |   |
|          |     | 1 – writing mailbox0 occurred;                                 |    |   |
|          |     | 0 – no mailbox0 IRQ *2                                         |    |   |
| MIRQ2_P  | 2   | Pending mailbox IRQ2 due to software writing mailbox2          | RW | 0 |
|          |     | register. Software can clear it to value 0 and setting value   |    |   |
|          |     | 1 has no effect.                                               |    |   |
|          |     | 1 –writing mailbox1 occurred;                                  |    |   |
|          |     | 0 – no mailbox1 IRQ *2                                         |    |   |
| MIRQ1_P  | 1   | Pending mailbox IRQ1 due to software writing mailbox1          | RW | 0 |
|          |     | register. Software can clear it to value 0 but setting value 1 |    |   |
|          |     | has no effect.                                                 |    |   |
|          |     | 1 – writing mailbox0 occurred;                                 |    |   |
|          |     | 0 – no mailbox0 IRQ *2                                         |    |   |
| MIRQ0_P  | 0   | Pending mailbox IRQ0 due to software writing mailbox0          | RW | 0 |
|          |     | register. Software can clear it to value 0 and setting value   |    |   |
|          |     | 1 has no effect.                                               |    |   |
|          |     | 1 –writing mailbox1 occurred;                                  |    |   |
|          |     | 0 – no mailbox1 IRQ *2                                         |    |   |



# 2.3.11.3 CorelRQM register (CP0 Register16, Select6)

**CorelRQM Register** 

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| ENTRY | Reserved | IRQ3_M | IRQ2_M | IRQ1_M | IRQ0_M | Reserved | MIRQ3_M | MIRQ2_M | MIRQ1_M | MIRQ0_M |
|-------|----------|--------|--------|--------|--------|----------|---------|---------|---------|---------|
|       |          |        |        |        |        |          | 2       | ~       | ~       | ~       |

| Name     | Bits  | Description                                                | R/W | Reset |
|----------|-------|------------------------------------------------------------|-----|-------|
| Entry    | 31:16 | Reset exception entry for a CORE when its RPC is set value | RW  | 0     |
|          |       | 1.                                                         |     |       |
|          |       | For example, when RPC1==1, and Entry == 0x9030, then       |     |       |
|          |       | the reset exception entry for CORE1 is 0x90300000.         |     |       |
| Reserved | 15:12 | Writing has no effect, read as zero.                       | R   | 0     |
| IRQ3_M   | 11    | Mask of IRQ from INTC to CORE3.                            | RW  | 0     |
|          |       | 0 – mask;                                                  |     |       |
|          |       | 1 – not mask                                               |     |       |
| IRQ2_M   | 10    | Mask of IRQ from INTC to CORE2.                            | RW  | 0     |
|          |       | 0 – mask;                                                  |     |       |
|          |       | 1 – not mask                                               |     |       |
| IRQ1_M   | 9     | Mask of IRQ from INTC to CORE1.                            | RW  | 0     |
|          |       | 0 – mask;                                                  |     |       |
|          |       | 1 – not mask                                               |     |       |
| IRQ0_M   | 8     | Mask of IRQ from INTC to CORE0.                            | RW  | 0     |
|          |       | 0 – mask;                                                  |     |       |
|          |       | 1 – not mask                                               |     |       |
| Reserved | 7:4   | Writing has no effect, read as zero.                       | R   | 0     |
| MIRQ3_M  | 3     | Mask of mailbox IRQ3.                                      | RW  | 0     |
|          |       | 0 – mask;                                                  |     |       |
|          |       | 1 – not mask                                               |     |       |
| MIRQ2_M  | 2     | Mask of mailbox IRQ2.                                      | RW  | 0     |
|          |       | 0 – mask;                                                  |     |       |
|          |       | 1 – not mask                                               |     |       |
| MIRQ1_M  | 1     | Mask of mailbox IRQ1.                                      | RW  | 0     |
|          |       | 0 – mask;                                                  |     |       |
|          |       | 1 – not mask                                               |     |       |
| MIRQ0_M  | 0     | Mask of mailbox IRQ0.                                      | RW  | 0     |
|          |       | 0 – mask;                                                  |     |       |
|          |       | 1 – not mask                                               |     |       |

# XBurst®1 CPU Core Programming Manual

76

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



# 2.3.11.4 Mailbox0 Register(CP0 Register 22, select 0)

CP0 register 22 is reserved for implementation dependent use and is not defined by the architecture.

#### Mailbox0 Register

#### 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Name | Bits | Description                                           | R/W | Reset |
|------|------|-------------------------------------------------------|-----|-------|
| MSG0 | 31:0 | Message to CORE0. The action of Writing CORE_MBOX0    | RW  | 0     |
|      |      | rises a positive pulse IRQ which can be automatically |     |       |
|      |      | latched into CORE_Status.MIRQ0_P                      |     |       |



# 2.3.11.5 Mailbox1 Register(CP0 Register 22, select 1)

CP0 register 22 is reserved for implementation dependent use and is not defined by the architecture.

#### Mailbox1 Register

#### 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Name | Bits | Description                                           | R/W | Reset |
|------|------|-------------------------------------------------------|-----|-------|
| MSG1 | 31:0 | Message to CORE1. The action of Writing CORE_MBOX1    | RW  | 0     |
|      |      | rises a positive pulse IRQ which can be automatically |     |       |
|      |      | latched into CORE_Status.MIRQ1_P                      |     |       |



# 2.3.11.6 Mailbox2 Register(CP0 Register 22, select 2)

CP0 register 22 is reserved for implementation dependent use and is not defined by the architecture.

#### Mailbox2 Register

#### 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Name | Bits | Description                                           | R/W | Reset |
|------|------|-------------------------------------------------------|-----|-------|
| MSG2 | 31:0 | Message to CORE2. The action of Writing CORE_MBOX2    | RW  | 0     |
|      |      | rises a positive pulse IRQ which can be automatically |     |       |
|      |      | latched into CORE_Status.MIRQ2_P                      |     |       |



# 2.3.11.7 Mailbox3 Register(CP0 Register 22, select 3)

CP0 register 22 is reserved for implementation dependent use and is not defined by the architecture.

#### Mailbox3 Register

#### 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| Name | Bits | Description                                           | R/W | Reset |
|------|------|-------------------------------------------------------|-----|-------|
| MSG3 | 31:0 | Message to CORE3. The action of Writing CORE_MBOX3    | RW  | 0     |
|      |      | rises a positive pulse IRQ which can be automatically |     |       |
|      |      | latched into CORE_Status.MIRQ3_P                      |     |       |

# 2.3.11.8 SpinLock Register (CP0 Register 9, Select 6)

| SpinLock Register |          |   |   |      |  |
|-------------------|----------|---|---|------|--|
| 31                |          | 4 | 3 | 0    |  |
|                   | Reserved |   |   | LOCK |  |

| Name     | Bits | Description                                                      | R/W | Reset |
|----------|------|------------------------------------------------------------------|-----|-------|
| Reserved | 31:4 | Must be written as zero; returns zero on read                    | R   | 0     |
| LOCK     | 3:0  | Lock value. Software can only clear it to zero, writing non-zero | RW  | 0     |
|          |      | value to it is ignored.                                          |     |       |



# 2.3.11.9 SpinAtom Register (CP0 Register 9, Select 7)

| Spi | nAtor  | n Re | aister |
|-----|--------|------|--------|
| Opi | IIAtor |      | giotor |

| 31 4     | 3 |     | 0 |
|----------|---|-----|---|
| Reserved |   | VAL |   |

| Name     | Bits | Description                                              | R/W | Reset |
|----------|------|----------------------------------------------------------|-----|-------|
| Reserved | 31:4 | Must be written as zero; returns zero on read            | R   | 0     |
| VAL      | 3:0  | For write operation, the value updating the register can | RW  | 0     |
|          |      | update SPINLOCK at the same time if the value in         |     |       |
|          |      | SPINLOCK equals zero. Therefore, an atomic               |     |       |
|          |      | writing-nonzero-to-spinlock operation can be performed.  |     |       |



# **3 Exceptions**

# 3.1 Overview

This section describes how XBurst®1 core handles exceptions.

# 3.2 Exception Priorities

More than one exception event could occur simultaneously, where, the exception with the highest priority will be accepted by XBurst®1 CPU. The exception priorities are fixed as illustrated by the table below:

| Exception | Exception Events                           | Exception   |  |
|-----------|--------------------------------------------|-------------|--|
| types     | Exception Events                           | Priorities  |  |
| Reset     | Reset or NMI                               | 0 (highest) |  |
|           | AdEL                                       |             |  |
|           | AdES                                       |             |  |
| D fault   | TLBL                                       | 1           |  |
| D-lault   | TLBS                                       | 1           |  |
|           | TLB Mod                                    |             |  |
|           | MCheck                                     |             |  |
| Dbrk      | Debug data break                           | 2           |  |
| Trap      | Тгар                                       | 2           |  |
| Ov        | Overflow                                   | 3           |  |
| CPU       | Co-processor unusable                      |             |  |
| RI        | Reserved instruction                       |             |  |
| Sys       | SYSCALL instruction                        | 4           |  |
| DBp       | BREAK instruction                          |             |  |
| Brk       | Debug SDBBP instruction                    |             |  |
| Dss       | Debug single step                          | 5           |  |
| I foult   | AdEL                                       | G           |  |
| I-lault   | TLBL                                       | б           |  |
| lbrk      | Debug Instruction Breakpoint or watchpoint | 7           |  |
| Dint      | Debug interrupt                            | 1           |  |
| INT       | Hardware Interrupt or software interrupt   | 8 (lowest)  |  |

#### Table 3.1 XBurst®1 Core Exception Priorities



# 3.3 Exception Categories

The exception categories supported by XBurst® CPU Core are described below:

- **RESET**: Reset exceptions induced by
  - A reset.
  - Non-masking interrupt (NMI) request from external input pin.
  - Check CP0.status.nmi to identify NMI.
- INT: Interrupt exceptions induced by
  - Hardware interrupt request issued by an interrupt controller (INTC) out of CPU core.
  - Soft interrupt request by writing CP0.cause.ip[1:0] directly.
- D-fault: Data access fault exceptions induced by
  - Executing a data access instruction. Check CP0.cause.exccode for specific causes such as TLB refill, TLB invalid, address error, TLB modified.
  - Machine check. (caused by TLBWI or TLBWR instruction)
- I-fault: Instruction fetch fault exceptions induced by
  - An instruction fetch. Check CP0.cause.exccode for specific causes such as TLB refill, TLB invalid or address error.
- **CpU**: Co-processor unusable exceptions induced by
  - Executing an implemented co-processor instruction on the illegal condition.
  - Executing an unimplemented co-processor instruction.
- **RI**: Reserved instruction exception induced by executing a reserved instruction.
- Brk: Break exceptions induced by
  - Executing BREAK instruction in non-debug mode.
  - Executing SDBBP instruction in debug mode.
- **DBp**: Debug breaks exception induced by executing SDBBP instruction in non-debug mode.
- Sys: Syscall exception induced by executing SYSCALL instruction.
- **Trap**: Trap exception induced by executing TRAP instructions with true condition.
- **Ov**: Overflow exception induced by executing one of ADD/ADDI/SUB instruction with the result overflowing.
- **Dss:** Debug single step exception induced by each instruction executing (except the one in the branch delay slot) when CP0.debug.sst is set value 1.
- **Dint:** The debug interrupt exception.
- **Ibrk**: Instruction break exception induced by
  - An instruction fetch address matches the address watch information stored in the WatchHi and WatchLo registers.
  - An instruction hardware break point triggered.
- **Dbrk**: Data break exception induced by
  - A data access address matches the address watch information stored in the WatchHi and WatchLo registers.
  - A data hardware breakpoint triggered.

# 3.4 Cause Code of Exception

| Cause Code | Mnemonic | Description                                         |
|------------|----------|-----------------------------------------------------|
| 0          | Int      | Interrupt                                           |
| 1          | Mod      | TLB modification exception                          |
| 2          | TLBL     | TLB exception (load or instruction fetch)           |
| 3          | TLBS     | TLB exception (store)                               |
| 4          | AdEL     | Address error exception (load or instruction fetch) |
| 5          | AdES     | Address error exception (store)                     |
| 6          | -        | Reserved                                            |
| 7          | -        | Reserved                                            |
| 8          | Sys      | Syscall exception                                   |
| 9          | Вр       | Breakpoint exception                                |
| 10         | RI       | Reserve red instruction exception                   |
| 11         | CpU      | Coprocessor unusable exception                      |
| 12         | Ov       | Integer overflow exception                          |
| 13         | Tr       | Trap exception                                      |
| 14         | -        | Reserve red                                         |
| 15         | FPE      | Floating point exception                            |
| 16-22      | -        | Reserve red                                         |
| 23         | WATCH    | Reference to WatchHi/WatchLo address                |
| 24         | Mcheck   | Machine Check                                       |
| 25-31      | -        | Reserve red                                         |

#### Table 3.2 Cause.ExcCode Field Descriptions

# 3.5 Exception Handler Entry

#### Table 3.3 XBurst®1 core Exception Handler Entries

| Exception  | StatusBEV | StatusEXL | CauseIV | DCRProb | Entry Address |
|------------|-----------|-----------|---------|---------|---------------|
| Reset, NMI | -         | -         | -       | -       | 0Xbfc0_0000   |
| Debug      |           |           |         | 0       | 0xbfc0_0480   |
| exception  | -         | -         | -       | 1       | 0xff20_0200   |
|            | 0         | 0         |         |         | 0x8000_0000   |
|            | 0         | 1         | -       | -       | 0x8000_0180   |
| ILB Kelli  | 1         | 0         |         |         | 0xbfc0_0200   |
|            | 1         | 1         | -       | -       | 0xbfc0_0380   |
|            | _         |           | 0       |         | 0x8000_0180   |
| Intorrunt  | 0         |           | 1       | -       | 0x8000_0200   |
| interrupt  | 1         | ] -       | 0       |         | 0xbfc0_0380   |
|            | 1         |           | 1       | ] -     | 0xbfc0_0400   |
| Othors     | 0         |           |         |         | 0x8000_0180   |
| Others     | 1         | -         | -       | -       | 0xbfc0_0380   |

XBurst®1 CPU Core Programming Manual

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



# 3.6 Exception Handling Process

#### 3.6.1 Enter Exception Handler Routine

It takes several CPU clock cycles to switch from the current context to the exception handler routine.

XBurst®1 CPU will perform following tasks after one kind of exceptions is granted.

- Calculate correlative handler entry and cause code in terms of granted exception type and current core context.
- Set correct return address value to ErrorPC for granted reset exception or to EPC for granted generic exception, or to DEPC for granted debug or debug mode exception.
- Set necessary status bits such as CP0statusexI, CP0debugdm and so on.
- After above all has been done, switching core context is accomplished CPU then let PC jump to the expected handler entry for service of granted exception.

#### 3.6.2 Return from Exception Handler Routine

Return from exception routine is performed by executing ERET instruction for non-debug exceptions or DERET instruction for debug/debug mode exceptions.



# **4 Branch Target Buffer**

### 4.1 Overview

XBurst®1 core implements a 128 entries direct-mapped Branch Target Buffer (BTB). PCs of recently being executed BC (branch conditional) instructions or JMP (branch unconditional) instructions will always be registered into BTB entries. Thus when such an instruction is fetched again later, its associated PC may hit one of BTB entries, so that BTB can predict the branch direction and the branch target PC after the instruction. So if

- 1. Prediction is right after the branch instruction is executed, there is no pipeline penalty because no instruction of the false branch has been fetched.
- Prediction is wrong after the branch instruction is executed, CPU has to discard the false branch that has already streamed into pipeline and then fetch correct branch. So several pipeline penalties (3 ~ 4 cycles) are induced.

Moreover, when the PC of a branch instruction does not hit BTB, Then if

- 1. Branch is untaken after the BC instruction is executed due to false condition, there is no pipeline penalty.
- 2. Branch is taken after the BC instruction is executed due to true condition, or branch is taken after the JMP instruction is executed, there are 3 cycles penalty.

Therefore, as long as the correctness of prediction is larger than 50%, the total branch penalties are less than the implementation without BTB. In practice, the ratio of correctness for such predication is about 70~90%. BTB structure is as follow.



### 4.2 BTB Registers

Cp0 contains a dedicated register Conig7 to control the BTB Refer to Config7 Register.



# 5 MMU

# 5.1 Overview

XBurst®1 core has an on-chip memory management unit (MMU) that implements address translation. The MMU features a resident translation look-aside buffer (TLB) that caches information for user-created address translation tables located in external memory. It enables high-speed translation of virtual addresses into physical addresses. Address translation uses the paging system and supports 7 kinds of page size. The access right to virtual address space can be set for privileged and user modes to provide memory protection.

# 5.2 Virtual Memory Map

XBurst®1 core uses 32-bit virtual addresses to access a 4-Gbyte virtual address space that is divided into several areas according to different operation mode. Address space mapping is shown in following figure.

| User Mode   |        |  | kernel Mode Debug Mo  |  |               |  |
|-------------|--------|--|-----------------------|--|---------------|--|
|             |        |  |                       |  |               |  |
| 0xFFFF FFFF |        |  | kseg3: Mapped         |  | kseg3: Mapped |  |
|             |        |  |                       |  | dseg          |  |
| 0xE000 0000 |        |  | ksog2                 |  | keog2         |  |
|             |        |  | Mapped                |  | Mapped        |  |
| 0xC000 0000 |        |  |                       |  |               |  |
|             |        |  | kseg1                 |  | kseg1         |  |
|             |        |  | Unmapped,<br>Uncached |  | Unmapped,     |  |
| 0xA000 0000 |        |  | Kaaro                 |  |               |  |
|             |        |  | Ksegu                 |  | Kseg0         |  |
| 0x8000 0000 |        |  | Unmapped              |  | Unmapped      |  |
|             |        |  | Cacheable             |  |               |  |
|             |        |  |                       |  |               |  |
|             |        |  |                       |  |               |  |
|             |        |  |                       |  |               |  |
|             | usea   |  | kusea                 |  | kusea         |  |
|             | Mapped |  | Mapped                |  | Mapped        |  |
|             |        |  |                       |  | mapped        |  |
|             |        |  |                       |  |               |  |
|             |        |  |                       |  |               |  |
|             |        |  |                       |  |               |  |
| 0x0000 0000 |        |  |                       |  |               |  |





### 5.2.1 User Mode

The processor operates in user mode when the DM bit in the Debug register is 0 and the Status register contains the following bit values:

- UM = 1
- EXL = 0
- ERL = 0

The user segment useg starts at address 0x0000\_0000 and ends at address 0x7FFF\_FFF. Accesses to all other addresses cause an address error exception.

The system maps all references to useg through the TLB. For XBurst1 core, the virtual address is extended with the contents of the 8-bit ASID field to form a unique virtual address before translation. Bit settings within the TLB entry for the referenced page determine its cacheability.

### 5.2.2 Kernel Mode

The processor operates in kernel mode when the DM bit in the *Debug* register is 0 and the *Status* register contains the following values:

- ERL = 1 or EXL=1, in spite of value of UM
- UM = 0, in spite of value of EXL and ERL

When a non-debug exception is detected, EXL or ERL will be set and the processor will enter kernel mode. At the end of the exception handler routine, an Exception Return (ERET) instruction is generally executed. The ERET instruction jumps to the Exception PC, clears ERL, and clears EXL if ERL=0. This may return the processor to user mode.

Kernel mode virtual address space is divided into regions differentiated by the high-order bits of the virtual address.

# 5.2.2.1 kuseg

kuseg address range is 0x0000\_0000 - 0x7FFF\_FFFF (2G byte). The virtual address is extended with the contents of the 8-bit ASID field to form a unique virtual address.

When ERL = 1 in the *Status* register, the user address region becomes a  $2^{31}$ -byte unmapped and uncached address space. While in this setting, the kuseg virtual address maps directly to the same physical address, and does not include the ASID field.

### 5.2.2.2 kseg0

In kernel mode, when the most-significant three bits of the virtual address are  $100_2$ , 32-bit kseg0 virtual address space is selected; it is the  $2^{29}$ -byte (512-MByte) kernel virtual space located at addresses  $0x8000\_0000 - 0x9FFF\_FFFF$ . References to kseg0 are unmapped; the physical address selected is defined by subtracting  $0x8000\_0000$  from the virtual address. The K0 field of the *Config* register controls its cacheability.



#### 5.2.2.3 kseg1

In kernel mode, when the most-significant three bits of the 32-bit virtual address are 101<sub>2</sub>, 32-bit kseg1 virtual address space is selected. kseg1 is the 2<sup>29</sup>-byte (512-MByte) kernel virtual space located at addresses 0xA000\_0000 - 0xBFFF\_FFF. References to kseg1 are unmapped; the physical address selected is defined by subtracting 0xA000\_0000 from the virtual address. References to this region are always uncached.

#### 5.2.2.4 kseg2

In kernel mode, when UM = 0 or ERL = 1 or EXL = 1 in the Status register, and DM = 0 in the Debug register, and the most-significant three bits of the 32-bit virtual address are  $110_2$ , 32-bit kseg2 virtual address space is selected.

### 5.2.2.5 kseg3

In kernel mode, when the most-significant three bits of the 32-bit virtual address are 111<sub>2</sub>, the kseg3 virtual address space is selected.

## 5.3 TLB

The following subsections discuss the TLB memory management scheme used in XBurst1 processor core. The TLB consists of one joint and two micro address translation buffers:

- 32 dual-entry fully associative Joint TLB (JTLB)
- 4-entry fully associative Instruction micro TLB (ITLB)
- 4-entry fully associative Data micro TLB (DTLB)

#### 5.3.1 Joint TLB

XBurst®1 core implements a 32 dual-entry, fully associative Joint TLB that maps 64 virtual pages to their corresponding physical addresses. The JTLB is organized as 32 pairs of even and odd entries containing pages that range in size from 4-KBytes to 16-MBytes into the 4-GByte physical address space. The purpose of the TLB is to translate virtual addresses and their corresponding Address Space Identifier (ASID) into a physical memory address. Because this structure is used to translate both instruction and data virtual addresses, it is referred to as a "joint" TLB.

The JTLB is organized in page pairs to minimize its overall size. Each virtual tag entry corresponds to two physical data entries, an even page entry and an odd page entry. The highest order virtual address bit not participating in the tag comparison is used to determine which of the two data entries is used. Since page size can vary on a page-pair basis, the determination of which address bits participate in the comparison and which bit is used to make the even-odd determination must be determined dynamically during the TLB lookup.



Tag Array



| Entrv0        | PageMask | VPN2    | G | ASID  |  |
|---------------|----------|---------|---|-------|--|
|               | [24:13]  | [21:13] |   | [7:0] |  |
| Entry1        |          |         |   |       |  |
|               |          |         |   |       |  |
|               |          |         |   |       |  |
| •             |          |         |   |       |  |
| ·             |          |         |   |       |  |
|               |          |         |   |       |  |
|               |          |         |   |       |  |
|               |          |         |   |       |  |
|               |          |         |   |       |  |
| <b>F</b> 1 01 |          |         |   |       |  |
| Entry31       |          |         |   |       |  |

| PFN0    | C0    | D | V | FPN1    | C1    | D | V |
|---------|-------|---|---|---------|-------|---|---|
| [31:12] | [2:0] | 0 | 0 | [31:12] | [2:0] | 1 | 1 |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |
|         |       |   |   |         |       |   |   |

#### Figure 5.2 Structure of Joint TLB

#### Table 5.1 TLB Tag Entry Fields

| Field Name        | Description                                                                   |  |  |
|-------------------|-------------------------------------------------------------------------------|--|--|
|                   | Mask bits for varying page size                                               |  |  |
|                   | 0000_0000_0000: 4KB                                                           |  |  |
|                   | 0000_0000_0011: 16KB                                                          |  |  |
| DegeMeek[24:12]   | 0000_0000_1111: 64KB                                                          |  |  |
| Pageiviask[24.13] | 0000_0011_1111: 256KB                                                         |  |  |
|                   | 0000_1111_1111: 1MB                                                           |  |  |
|                   | 0011_1111_1111: 4MB                                                           |  |  |
|                   | 1111_1111_1111: 16MB                                                          |  |  |
|                   | Virtual Page Number divided by 2 This field contains the upper bits of the    |  |  |
|                   | virtual page number Because it represents a pair of TLB pages, it is divided  |  |  |
| VPN2[31:13]       | by 2 Bits 31:25 are always included in the TLB lookup comparison Bits         |  |  |
|                   | 24:13 are included depending on the page size, defined by PageMask            |  |  |
| G                 | Global Bit When set, indicates that this entry is global to all processes     |  |  |
|                   | and/or threads and thus disables inclusion of the ASID in the comparison      |  |  |
|                   | Address Space Identifier Identifies which process or thread this TLB entry is |  |  |
| ASID              | associated with                                                               |  |  |



| М | М | U |
|---|---|---|
|   |   | - |

| Field Name   | Description                                                                          |  |  |
|--------------|--------------------------------------------------------------------------------------|--|--|
| PFN0[31:12], | Physical Frame Number Defines the upper bits of the physical address For             |  |  |
| PFN1[31:12]  | page sizes larger than 4 KBytes, only a subset of these bits is actually used        |  |  |
|              | Cacheability Contains an encoded value of the cacheability attributes and            |  |  |
|              | determines whether the page should be placed in the cache or not The field is        |  |  |
|              | encoded as following:                                                                |  |  |
|              | 000: Cacheable, write through, no write-allocate                                     |  |  |
| 0.010.01     | 001: Cacheable, write through, no write-allocate                                     |  |  |
| C0[2.0],     | 010: Uncacheable                                                                     |  |  |
| C1[2:0]      | 011: Cacheable, write-back, write-allocate                                           |  |  |
|              | 100: Cacheable, write-back, write-allocate                                           |  |  |
|              | 101: Cacheable, write-back, write-allocate                                           |  |  |
|              | 110: Cacheable, write-back, write-allocate                                           |  |  |
|              | 111: Uncacheable                                                                     |  |  |
| D0,<br>D1    | "Dirty" or Write-enable Bit Indicates that the page has been written, and/or is      |  |  |
|              | writable If this bit is set, stores to the page are permitted If the bit is cleared, |  |  |
|              | stores to the page cause a TLB Modified exception                                    |  |  |
| VO           | Valid Bit Indicates that the TLB entry and, thus, the virtual page mapping are       |  |  |
| VU,          | valid If this bit is set, accesses to the page are permitted If the bit is cleared,  |  |  |
|              | accesses to the page cause a TLB Invalid exception                                   |  |  |

In order to fill an entry in the JTLB, software executes a TLBWI or TLBWR instruction. Prior to invoking one of these instructions, several CP0 registers must be preset with the information to be written to a TLB entry.

- PageMask is set in the CP0 PageMask register.
- VPN2 and ASID are set in the CP0 *EntryHi* register.
- PFN0, C0, D0, V0 and G bit are set in the CP0 *EntryLo0* register.
- PFN1, C1, D1, V1 and G bit are set in the CP0 *EntryLo1* register.

Note that the global bit "G" is part of both *EntryLo0* and *EntryLo1*. The resulting "G" bit in the JTLB entry is the logical AND between the two fields in *EntryLo0* and *EntryLo1*.

The address space identifier (ASID) helps to reduce the frequency of TLB flushing on a context switch. The existence of the ASID allows multiple processes to exist in both the TLB and instruction caches. The ASID value is stored in the *EntryHi* register and is compared to the ASID value of each entry.

### 5.3.2 Instruction TLB

92

The ITLB is a small 4-entry, fully associative TLB dedicated to performing translations for the instruction stream. The ITLB only maps 4-Kbyte pages/sub-pages.

The ITLB is managed by hardware and is transparent to software. If a fetch address cannot be translated by the ITLB, the JTLB is accessed to attempt to translate it in the following clock cycle. If successful, the translation information is copied into the ITLB. The ITLB is then re-accessed and the address will be successfully translated. It results in an ITLB miss penalty of 3 cycles.

# 5.3.3 Data TLB

The DTLB is a small 4-entry, fully associative TLB dedicated to performing translation for load/store addresses. The DTLB only maps 4-Kbyte pages/sub-pages.

Like the ITLB, the DTLB is managed by hardware and is transparent to software. If a load/store address cannot be translated by the DTLB, the JTLB is accessed to attempt to translate it in the following clock cycle. If successful, the translation information is copied into the DTLB. The DTLB is then re-accessed and the address will be successfully translated. It results in a DTLB miss penalty of 3 cycles.



# 5.4 Virtual to Physical Address Translation

During virtual-to-physical address translation, XBurst1 core compares ASID and, depending on pages size, the highest 8-to-20 bits (VPN) of the virtual address to the contents of the TLB. The following figure illustrates the TLB address translation process.



#### Figure 5.3 XBurst® TLB Address Translation Flow

A virtual address matches content of a TLB entry when the VPN field of the virtual address equals the VPN field of the entry, and either G bit of the TLB entry is set or ASID field of the virtual address (held in the *EntryHi* register) matches the ASID field of the TLB entry.





# 5.5 MMU Exceptions

### 5.5.1 TLB Refill Exception

A TLB Refill exception occurs when no TLB entry matches a reference to a mapped address and the CP0statusexI bit is zero.

| Core Context      | Value and Description                                                  |  |
|-------------------|------------------------------------------------------------------------|--|
| CP0causeexccode   | 2- TLBL Reference is a load or an instruction fetch                    |  |
|                   | 3- TLBS Reference is a store                                           |  |
| CP0badvaddr       | failing PC if reference is an instruction fetch                        |  |
|                   | failing data access address if reference is a load/store               |  |
| CP0contextbadvpn2 | badvpn2 contains the same content of CP0badvaddr[31:13]                |  |
| CP0 entryhivpn2   | vpn2 contains the same content of CP0badvaddr[31:13]                   |  |
| CP0entryhiasid    | need be managed by exception handler routine                           |  |
| CP0epc            | PC of the instruction issuing such reference                           |  |
|                   | PC of the instruction issuing such reference – 4 (the delay slot case) |  |
| CP0statusexI      | 1 after PC jumps to handler entry                                      |  |

### Table 5.3 Core Context for TLB Refill

## 5.5.2 TLB Invalid Exception

A TLB invalid exception occurs when a TLB entry matches a reference to a mapped address, but the matched entry has the valid bit off.

| Core Context      | Value and Description                                                  |  |
|-------------------|------------------------------------------------------------------------|--|
| CP0causeexccode   | 2- TLBL Reference is a load or an instruction fetch                    |  |
|                   | 3- TLBS Reference is a store                                           |  |
| CP0badvaddr       | failing PC if reference is an instruction fetch                        |  |
|                   | failing data access address if reference is a load/store               |  |
| CP0contextbadvpn2 | badvpn2 contains the same content of CP0badvaddr[31:13]                |  |
| CP0 entryhivpn2   | vpn2 contains the same content of CP0badvaddr[31:13]                   |  |
| CP0entryhiasid    | need be managed by exception handler routine                           |  |
| CP0epc            | PC of the instruction issuing such reference                           |  |
|                   | PC of the instruction issuing such reference – 4 (the delay slot case) |  |
| CP0statusexl      | 1 after PC jumps to handler entry                                      |  |

#### Table 5.4 Core Context for TLB Invalid

# 5.5.3 TLB Modify Exception

A TLB modify exception occurs when a TLB entry matches a store reference to a mapped address, but the matched entry is not dirty.

| Core Context      | Value and Description                                                  |  |
|-------------------|------------------------------------------------------------------------|--|
| CP0causeexccode   | 1- TLBMod                                                              |  |
| CP0badvaddr       | failing data access address                                            |  |
| CP0contextbadvpn2 | badvpn2 contains the same content of CP0badvaddr[31:13]                |  |
| CP0 entryhivpn2   | vpn2 contains the same content of CP0badvaddr[31:13]                   |  |
| CP0entryhiasid    | need be managed by exception handler routine                           |  |
| CP0epc            | PC of the instruction issuing such reference                           |  |
|                   | PC of the instruction issuing such reference – 4 (the delay slot case) |  |
| CP0statusexl      | 1 after PC jumps to handler entry                                      |  |

#### Table 5.5 Core Context for TLB Modify

#### 5.5.4 Address Error Exception

An address error exception occurs in following cases:

- 1. An instruction fetch or a data load/store accesses a word from a misaligned word address boundary.
- 2. A data load/store accesses a half-word from a misaligned half-word address boundary.
- 3. Reference kernel address space in user mode.

#### Table 5.6 Core Context for Address Error

| Core Context      | Value and Description                                                  |  |
|-------------------|------------------------------------------------------------------------|--|
| CP0causeexccode   | 1- TLBMod                                                              |  |
| CP0badvaddr       | failing data access address                                            |  |
| CP0contextbadvpn2 | badvpn2 contains the same content of CP0badvaddr[31:13]                |  |
| CP0 entryhivpn2   | vpn2 contains the same content of CP0badvaddr[31:13]                   |  |
| CP0entryhiasid    | need be managed by exception handler routine                           |  |
| CP0epc            | PC of the instruction issuing such reference                           |  |
|                   | PC of the instruction issuing such reference – 4 (the delay slot case) |  |
| CP0statusexl      | 1 after PC jumps to handler entry                                      |  |



## 5.5.5 Machine Check Exception

The machine check exception occurs when executing of TLBWI or TLBWR instruction detects multiple matching entries in the JTLB.

| Core Context      | Value and Description                                                  |
|-------------------|------------------------------------------------------------------------|
| CP0causeexccode   | 24- Machine Check                                                      |
| CP0badvaddr       | Ignored                                                                |
| CP0contextbadvpn2 | Ignored                                                                |
| CP0 entryhivpn2   | Ignored                                                                |
| CP0entryhiasid    | Ignored                                                                |
| CP0epc            | PC of the instruction issuing such reference                           |
|                   | PC of the instruction issuing such reference – 4 (the delay slot case) |
| CP0statusexl      | 1 after PC jumps to handler entry                                      |

| Table 5.7 | <b>Core Conte</b> | xt for Machin | e Check Exception |
|-----------|-------------------|---------------|-------------------|
|-----------|-------------------|---------------|-------------------|

#### 5.6 MMU CP0 Registers

CP0 contains a group of registers dedicated for MMU manipulation, configuration or TLB related exceptions. Table 5.8 lists these registers. See Section CP0 for details of these registers.

| CP0 register | Register | Function                                                           |
|--------------|----------|--------------------------------------------------------------------|
| Number       | Name     |                                                                    |
| 0            | Index    | Index into the TLB array                                           |
| 1            | Random   | Randomly generated index into the TLB array                        |
| 2            | EntryLo0 | Low-order portion of the TLB entry for even-numbered virtual pages |
| 3            | EntryLo1 | Low-order portion of the TLB entry for odd-numbered virtual pages  |
| 4            | Context  | Pointer to page table entry in memory                              |
| 5            | PageMask | Controls the variable page sizes in TLB entries                    |
| 6            | Wired    | Controls the number of fixed ("wired") TLB entries                 |
| 8            | BadVaddr | Reports the address for the most recent address related exceptions |
| 10           | EntryHi  | High-order portion of the TLB entry                                |

#### Table 5.8 CP0 Registers for MMU

### 5.7 TLB Instructions

98

This section describes the instructions defined for manipulating TLB contents.

| Op Code | Description      |
|---------|------------------|
| TLBP    | TLB Probe        |
| TLBR    | TLB Read         |
| TLBWI   | TLB Write Index  |
| TLBWR   | TLB Write Random |



# 5.7.1 TLBP

TLBP is implemented to find a matching entry in the TLB. The *Index* register is loaded with the address of the TLB entry whose contents match the contents of the *EntryHi* register. If no TLB entry matches, the high-order bit of the *Index* register is set.

# 5.7.2 TLBR

TLBR is implemented to read an entry from the TLB. The *EntryHi*, *EntryLo0*, *EntryLo1*, and *PageMask* registers are loaded with the contents of the TLB entry pointed to by the Index register.

### 5.7.3 TLBWI

TLBWI is implemented to write a TLB entry indexed by the *Index* register. The TLB entry pointed to by the *Index* register is written from the contents of the *EntryHi*, *EntryLo0*, *EntryLo1*, and *PageMask* registers.

#### 5.7.4 TLBWR

TLBR is implemented to write a TLB entry indexed by the *Random* register. The TLB entry pointed to by the *Random* register is written from the contents of the *EntryHi*, *EntryLo0*, *EntryLo1*, and *PageMask* registers.



# 6 Caches

# 6.1 Overview

XBurst®1 core has separate instruction cache (I-Cache) and data cache (D-Cache) that allows instruction and data references to proceed simultaneously Its key features are as following:

| Parameter      | I-Cache           | D-Cache                   |  |  |
|----------------|-------------------|---------------------------|--|--|
| Size           | 16K Bytes         | 16k Bytes                 |  |  |
| Line Size      | 32 Byte           | 32 Byte                   |  |  |
| Numbe of Sets  | 128               | 128                       |  |  |
| Associativity  | 4 way             | 4 way                     |  |  |
| Lookup policy  | Virtually indexed | Virtually indexed         |  |  |
|                | Physically tagged | Physically tagged         |  |  |
| Replace policy | LRU               | LRU                       |  |  |
| Lock           | N/A               | N/A                       |  |  |
| Others         | -                 | 16-word deep write buffer |  |  |

#### Table 6.1 Cache Features

## 6.2 Cache Coherency Attribute

Cache coherency attribute is specified by the C[2:0] field in EntryLo0 and EntryLo1 entry of the TLB table for mapped address regions useg/kuseg,kseg2 and kseg3. For unmapped segment kseg0, Config.K0[2:0] field specifies the cache attribute. Unmapped segment kseg1 is not cacheable. The cache attribute is defined as following:

| CCA | Encoding         | Description                                      |  |  |  |
|-----|------------------|--------------------------------------------------|--|--|--|
| 0   | 0002             | Cacheable, write-through, no write-allocate      |  |  |  |
| 1   | 001 <sub>2</sub> | JCA (uncacheable accelerate)                     |  |  |  |
| 2   | 010 <sub>2</sub> | Uncacheable                                      |  |  |  |
| 3   | 011 <sub>2</sub> | Cacheable, Write-back, write-allocate            |  |  |  |
| 4   | 100 <sub>2</sub> | Reserved                                         |  |  |  |
| 5   | 101 <sub>2</sub> | Reserved                                         |  |  |  |
| 6   | 110 <sub>2</sub> | Cacheable, Write-back, write-allocate, streaming |  |  |  |
| 7   | 111 <sub>2</sub> | Reserved                                         |  |  |  |

#### Table 6.2 Cache Coherency Attributes



# 6.3 Cache Structure

Both I-Cache and D-Cache uses a 4-way set associative system. It is composed of four ways (banks), each of which is divided into a tag section and a data section. Each of the tag and data sections is divided into 128 entries. An entry of data section is called a cache line. Each cache line consists of 32 bytes (4 bytes). The capacity per way is 4 k bytes (32 bytes 128 entries), with a total of 16 k bytes in the cache as a whole (4 ways).



Figure 6.1 I-Cache Structure

102





#### Figure 6.2 D-Cache Structure

As shown in the above figures, the structure of I-Cache and D-Cache is similar, with the exception that the Tag entry of D-Cache contains a 2 bits dirty field D.

**TAG Array:** The address tag PA holds the physical address used in the external memory access. It is composed of 20 bits (address bits 31–12) used for comparison during cache lookup. The V bit indicates whether the entry data is valid. When the V bit is 1, data is valid; while for value 0, data is not valid. L bit indicates whether the entry is locked (L bits is not implemented in this version). D[1:0] is only implemented in D-Cache. D[0] indicates whether the lower half of the cache line (word0-word3) is dirty. D[1] indicates whether the higher half of the cache line (word4-word7) is dirty. The tag array is not initialized by a system reset.

Data Array: Each entry contains 256 bits (32 bytes).

**LRU:** With the 4-way set associative system, there are six LRU bits, controlled by hardware. A least-recently-used (LRU) replacement algorithm is used to select the way to be replaced when a cache miss occurs. LRU is transparent to software.



## 6.4 Write Buffer

There is a 16-word depth write buffer associated with D-Cache.

When a write occurs on a WT (write through) attribute address, the write data will be written to write buffer instead of to external memory. Later the task of write-through-to-memory mandated by write buffer will be performed in the background, that is, such write operation does not block pipeline. Similarly, when a D-Cache line to be replaced is dirty, the dirty data (lower half line or higher half line or both) will be conveyed to write buffer instead of copying back to external memory immediately. Later the task of copy-back-to-memory mandated by write buffer will be performed in the background.

# 6.5 Cache Registers

| CP0 register | Register | Function                                  |  |  |  |
|--------------|----------|-------------------------------------------|--|--|--|
| Number       | Name     |                                           |  |  |  |
| 17           | LLAddr   | Load linked address                       |  |  |  |
| 26           | ErrCtl   | Enable CACHE Index Store Data instruction |  |  |  |
| 28           | TagLo/   | Cache tag/data interface                  |  |  |  |
|              | DataLo   |                                           |  |  |  |

#### Table 6.3 Cache Registers

#### 6.6 Cache Instructions

This section describes the instructions defined for manipulating Cache's contents.

#### 6.6.1 CACHE instruction

CACHE instruction format is shown below:

| 31 |                     | 26 | 25   | 21 | 20 | 16 | 15 |        | 0 |
|----|---------------------|----|------|----|----|----|----|--------|---|
|    | CACHE               |    | Po   |    |    | 2  |    | offeet |   |
|    | 101111 <sub>2</sub> |    | Base |    | ορ |    |    | onset  |   |

The 16-bit offset is sign-extended and added to the contents of the base register to form a virtual address. The virtual address is used in one of the following ways based on the operation to be performed and the type of cache as described in the following table. Please note that

 The virtual address need be translated by MMU to form a physical address. The physical address is then used to address the cache.

- The effective address is used to index the sets and ways of the cache, as shown below.

| 31     | 14 | 13    | 12   | 11  | 5     | 4    | 0      |
|--------|----|-------|------|-----|-------|------|--------|
| unused |    | Way i | ndex | Set | Index | Byte | offset |

op[17:16] of the Cache instruction specifies the cache on which to perform the operation.

00<sub>2</sub> – I-Cache

- 01<sub>2</sub> D-Cache
- 10<sub>2</sub> Reserved
- 11<sub>2</sub> Reserved

Copyright © 2005-2014 Ingenic Semiconductor Co., Ltd. All rights reserved.



| Op[20:18]        | Operation     | Function description                                                           |
|------------------|---------------|--------------------------------------------------------------------------------|
| 0002             | Index         | Invalidate an I-cache specified by the virtual address. Virtual address        |
|                  | Invalidate    | is used to directly index the specified way in specified set.Software.         |
|                  |               | This function can be used by software to invalidate the entire                 |
|                  |               | instruction cache by stepping through all valid indices.                       |
| 001 <sub>2</sub> | Index Load    | Read the tag for the cache block at the specified index into the <i>TagLo</i>  |
|                  | Тад           | register. Also read the word corresponding to the word offset(ignore           |
|                  |               | least significant two bits of the address) into the DataLo register.           |
| 0102             | Index Store   | Write the tag for the cache block at the specified index from the              |
|                  | Тад           | <i>TagLo</i> register .                                                        |
|                  |               |                                                                                |
| 011 <sub>2</sub> | Index Store   | Write the DataLo contents to the way and word index as specified.              |
|                  | data          | Note that: This op is valid only when Errctl[WST] is 1.                        |
| 100 <sub>2</sub> | Hit           | If the virtual address hits I-cache, the hit line is invalidated; otherwise,   |
|                  | Invalidate    | nothing is done.                                                               |
|                  |               |                                                                                |
| 101 <sub>2</sub> | Refill a line | Fetch the cache line containing the virtual address from memory and            |
|                  |               | fill it into the I-cache.                                                      |
|                  |               | <b>NOTE</b> : The cache line is re-fetched even if it is already in the cache. |
| 110 <sub>2</sub> | Reserved      |                                                                                |
| 111 <sub>2</sub> | Prefecth      | If the virtual address misses cache, the line containing the address is        |
|                  | and lock      | fetched from memory.                                                           |
|                  |               |                                                                                |

# Table 6.4 I-Cache Operations (op[17:16] = 00<sub>2</sub>)

| Op[20:18]        | Operation         | Function description                                                  |  |  |  |  |  |
|------------------|-------------------|-----------------------------------------------------------------------|--|--|--|--|--|
| 0002             | Index write back  | Invalidate a D-cache specified by the virtual address. Virtual        |  |  |  |  |  |
|                  | Invalidate        | address is used to directly index the specified way in specifie       |  |  |  |  |  |
|                  |                   | set. If the cache line is dirty, write back the dirty data and set it |  |  |  |  |  |
|                  |                   | invalid. This function can be used by software to invalidate the      |  |  |  |  |  |
|                  |                   | entire D-cache by stepping through all valid indices.                 |  |  |  |  |  |
| 0012             | Index Load Tag    | Read the tag for the cache block at the specified index into the      |  |  |  |  |  |
|                  |                   | TagLo register. Also read the word corresponding to the word          |  |  |  |  |  |
|                  |                   | index into the DataLo register (ignore VA[1:0]).                      |  |  |  |  |  |
| 0102             | Index Store Tag   | Write the tag for the cache block at the specified index from         |  |  |  |  |  |
|                  |                   | the TagLo register. This encoding may be used by software to          |  |  |  |  |  |
|                  |                   | initialize the entire D-cache by stepping through all valid           |  |  |  |  |  |
|                  |                   | indices. Doing so requires that the TagLo and TagHi registers         |  |  |  |  |  |
|                  |                   | associated with the cache be initialized first.                       |  |  |  |  |  |
| 0112             | Index Store data  | Write the DataLo contents to the way and word address as              |  |  |  |  |  |
|                  |                   | specified.                                                            |  |  |  |  |  |
|                  |                   | Note that: This op is valid only when Errctl[WST] is 1.               |  |  |  |  |  |
| 1002             | Hit Invalidate    | If the virtual address hits D-cache, the hit line is invalidated;     |  |  |  |  |  |
|                  |                   | otherwise, nothing is done.                                           |  |  |  |  |  |
| 1012             | Hit write back    | If the virtual address hits D-cache, invalidate the hit cache line.   |  |  |  |  |  |
|                  | Invalidate        | If the cache line is dirty, write back the dirty data and set it      |  |  |  |  |  |
|                  |                   | invalid.                                                              |  |  |  |  |  |
| 110 <sub>2</sub> | Hit write back    | If D-cache hit and it is dirty, write back dirty data and leave it    |  |  |  |  |  |
|                  |                   | still valid, but clear the dirty bits Otherwise, treat as NOP.        |  |  |  |  |  |
| 111 <sub>2</sub> | Prefecth and lock | If the virtual address misses cache, the line containing the          |  |  |  |  |  |
|                  |                   | address is fetched from memory, and if the line to be                 |  |  |  |  |  |
|                  |                   | replaced is dirty write back the dirty data                           |  |  |  |  |  |

Table 6.5 D-Cache Operations (op[17:16] = 01<sub>2</sub>)

### NOTES:

For index operation, software should use unmapped address to avoid TLB exceptions.

For non-index operation, the result is UNDEFINED if the virtual address is uncacheable.

### 6.6.2 PREF instruction

PREF instruction format is shown below:

| 31                  | 26 | 25 | 21  | 20 | 16 | 15 |        | 0 |
|---------------------|----|----|-----|----|----|----|--------|---|
| PREF                |    | Pe |     | hi | nt |    | offeet |   |
| 110011 <sub>2</sub> |    | Do | 150 |    | m  |    | onset  |   |

The 16-bit offset is sign-extended and added to the contents of the base register to form a virtual address.



PREF does not cause addressing-related exceptions. If the address specified would cause an addressing exception, the PREF operation will be ignored. Similarly, PREF performs nothing if the virtual address is uncacheable.

The hint field supplies information about the manipulation way that the prefetched data to be used. PREF is an advisory instruction that may change the performance of the program. However, for all hint values and all virtual addresses, it neither changes the architecturally visible state nor does it alter the meaning of the program. XBurst1 core just implements two types of hint.

PREF is a non-blocking operation, that is, it does not block pipeline while waiting for the data to be load from external memory.

| Hint         | Action   | Description                                                |
|--------------|----------|------------------------------------------------------------|
| 0~31 (no 30) | Prefetch | Prefetch data in the same way as cacheable load miss.      |
| 30           | Allocate | Allocate a cache line, without the overhead of filling the |
|              |          | data from memory.                                          |

#### Table 6.6 Values of the hint Field for the PREF Instruction

### 6.6.3 SYNC instruction

106

| 31                  | 26 | 25 | 11 | 10 6  | 5 | 0      |
|---------------------|----|----|----|-------|---|--------|
| SPECIAL             |    | 0  |    | aturo |   | SYNC   |
| 000000 <sub>2</sub> |    |    |    | stype |   | 001111 |

SYNC is used to synchronize memory hierarchy. It forces all buffered memory access operations (maybe caused by Load/Store instruction, CACHE instruction, PREF instruction) occurred before the execution of SYNC instruction to be accomplished. In other words, SYNC instruction eliminates potential data coherency hazard in the memory hierarchy.

Executing the SYNC instruction causes the write buffer to be flushed. The SYNC instruction blocks pipeline until all prior memory accesses are completed.


# 7 JTAG Debug

XBurst®1 core supports two modes for JTAG Debug: MIPS mode and ACC mode. MIPS mode is compatible with MIPS specific JTAG protocol of access to dmseg. In ACC mode, XBurst®1 core specific protocol can realize accelerated access to dmseg Moreover, more dmseg space is extended to accommodate larger program and data for JTAG Debug.

## 7.1.1 ACC Mode Flag

AM: 1 – ACC mode; 0 – MIPS mode.

Its reset value is 0. It is invisible for JTAG probe and software. The bit is set by expanded instruction EJTAGBOOTA, cleared by NORMALBOOT or TAP reset.

### 7.1.2 EJTAG Control Register in ACC mode (ECR\_A)

It is connected between TDI and TDO by instruction CONTROL or ALL in ACC mode. Probe polls this 2-bit register to service the processor access to dmseg region.

|       |      | 1 0<br>PRW PA                                                                          |                |             |
|-------|------|----------------------------------------------------------------------------------------|----------------|-------------|
| Field | BITS | Description                                                                            | Read/wri<br>te | Reset value |
| PA    | 0    | Processor Access (PA)<br>0: No pending processor access<br>1: Pending processor access | R              | 0           |
| PRW   | 1    | Processor access is read or write<br>0: read access 1: write access                    | R              | Undefined   |



#### 7.1.3 Processor Access Address Register in ACC mode (ADDRESS\_A)

It is connected between TDI and TDO by instruction ADDRESS or ALL in ACC mode. This register is used to provide the accessed address of dmseg region and more data bus operation information.

| 36  | 35 | 34 | 33 32 | 31  | 0 |
|-----|----|----|-------|-----|---|
| BST |    | R  | SZ    | PAA |   |

| Field | BITS  | Description                                                                                                                          | R/W | Reset value |
|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|
| PAA   | 31:0  | Processor Access address                                                                                                             | R   | Undefined   |
| SZ    | 33:32 | Processor Access size                                                                                                                | R   | Undefined   |
|       |       | 00: byte                                                                                                                             |     |             |
|       |       | 01: half word                                                                                                                        |     |             |
|       |       | 10: word                                                                                                                             |     |             |
|       |       | 11: reserved                                                                                                                         |     |             |
| R     | 34    | Reserved                                                                                                                             |     |             |
| BST   | 36:35 | Processor Access burst pattern                                                                                                       | R   | Undefined   |
|       |       | 00: single                                                                                                                           |     |             |
|       |       | 01: 4-beat wrapping burst                                                                                                            |     |             |
|       |       | 10: 8-beat wrapping burst                                                                                                            |     |             |
|       |       | 11: reserved                                                                                                                         |     |             |
|       |       | Note: 4-beat wrapping burst will never occur in this implementation. And 8-beat wrapping burst may occur only for burst read access. |     |             |

### 7.1.4 Processor Access Data Register in ACC mode (DATA\_A)

It is connected between TDI and TDO by instruction DATA or ALL in ACC mode. This register is similar to PAD in MIPS mode, except it has one more RDY bit.

| 32    | 31   |                                                                                                                                                                                                           |     | 0           |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|
| RDY   |      | PAD                                                                                                                                                                                                       |     |             |
| Field | BITS | Description                                                                                                                                                                                               | R/W | Reset value |
| PAD   | 31:0 | Processor Access data<br>The register has the written value for a write access to the<br>dmseg.<br>And it is also used to register the data value for load access<br>or fetch instruction from the dmseg. | R/W | Undefined   |
| RDY   | 1    | Pipeline lock label.<br>1- processor can proceed due to processor access to dmseg<br>done<br>0- processor should be locked due to unfinished processor<br>access to dmseg                                 | W   | Undefined   |



## 7.1.5 Address space in Debug mode (AM = 0)

| Drseg(1M)       |         | unmapped |                              |                             |            |  |
|-----------------|---------|----------|------------------------------|-----------------------------|------------|--|
| Dmseg(1M)       |         |          |                              |                             |            |  |
| Kseg3<br>(512M) | mapped  |          |                              |                             |            |  |
|                 |         |          |                              |                             |            |  |
| Kseg2           |         | Dseg(Dr  | rseg + Dmseg) Addre          | ess Space and Cache A       | Attributes |  |
| (512M)          | Segment | Sub-     | Virtual address              | Physical address            | Cache      |  |
| Kseg1<br>(512M) |         | segment  |                              |                             | attribute  |  |
|                 |         | Drseg    | 0xFF30_0000 -                | 0xFF30_0000-                | 2          |  |
| Kseg0<br>(512M) |         |          | 0xFF3F_FFFF                  | 0xFF3F_FFFF                 |            |  |
| (312111)        | deag    |          |                              |                             |            |  |
| Kuseg(2G)       | dseg    | dmseg    | 0xFF20_0000 –<br>0xFF2F_FFFF | 0xFF20_0000-<br>0xFF2F_FFFF | 2          |  |

NOTES: Dseg is always unmapped in debug mode in spite of attribute of Kseg3 .

Dseg space in MIPS mode

### 7.1.6 Address space in Debug mode (AM = 1)

| Extended<br>Dmseg(12M) | 0xFF40_0000 |               |                         |                             |                             | napped             |
|------------------------|-------------|---------------|-------------------------|-----------------------------|-----------------------------|--------------------|
| Drseg(1M)              | 0xFF30_0000 |               |                         |                             | ma                          | pped               |
| Dmseg(1M)              | 0xFF20_0000 |               |                         |                             |                             |                    |
| Extended<br>Dmseg(2M)  | 0xFE00_0000 | Dseg (        | Drseg + Dmseg           | g) Address Spac             | e and Cache Att             | ributes            |
| Kseg3<br>(512M)        |             | Segment       | Sub<br>segment          | Virtual<br>address          | Physical address            | Cache<br>attribute |
| Kseg?                  | 0xE000_0000 |               | extended<br>Dmseg (2M)  | 0xFF00_0000-<br>0xFF1F_FFFF | 0xFF00_0000-<br>0xFF1F_FFFF | 0                  |
| (512M)                 |             | Dseg          | Dmseg (1M)              | 0xFF20_0000-<br>0xFF2F_FFFF | 0xFF20_0000-<br>0xFF2F_FFFF | 2                  |
| Kseg1<br>(512M)        |             |               | Drseg (1M)              | 0xFF30_0000-<br>0xFF3F_FFFF | 0xFF30_0000-<br>0xFF3F_FFFF | 2                  |
| Kseg0<br>(512M)        |             |               | extended<br>Dmseg (12M) | 0xFF40_0000-<br>0xFFFF_FFFF | 0xFF40_0000-<br>0xFFFF_FFFF | 0                  |
| Kuseg(2G)              | NOTE: De    | seg is always | unmapped in deb         | ug mode in spite of         | f attribute of Kseg3        |                    |
|                        | Exten       | ided Dseg     | g space in A            | CC mode                     |                             |                    |



## 7.1.7 Supported JTAG Instructions

| Value | Instruction | Function                                                          |
|-------|-------------|-------------------------------------------------------------------|
| 0x01  | IDCODE      | Select Chip Identification data register.                         |
| 0x03  | IMPCODE     | Select implementation register.                                   |
| 0x08  |             | ADDRESS register is selected in MIPS mode while ADDRESS_A         |
|       | ADDRESS     | register is selected in ACC mode.                                 |
| 0x09  | ΠΑΤΑ        | DATA register is selected in MIPS mode while DATA_A register is   |
|       | DATA        | selected in ACC mode.                                             |
| 0x0A  | CONTROL     | ECR register is selected in MIPS mode while ECR_A register is     |
|       | CONTROL     | selected in ACC mode.                                             |
| 0x0B  |             | In MIPS mode, Selects the ADDRESS, DATA and ECR register. The     |
|       |             | scan sequence is TDI-> ADDRESS-> DATA->ECR->TDO.                  |
|       | ALL         | In ACC mode, Selects the DATA_A, ADDRESS_A, and ECR_A             |
|       |             | register. The scan sequence is TDI-> DATA_A ->ADDRESS_A           |
|       |             | ->ECR_A->TDO.                                                     |
| 0x0C  |             | Boot from probe host in MIPS mode by setting ECREjtagbrk,         |
|       | EJTAGBOOT   | ECRProbEn and ECRProbTrap when reset                              |
|       |             | Bypass register is selected.                                      |
| 0x0D  |             | Boot in normal way by clearing Ejtagbrk, ProbEn and ProbTrap when |
|       | NORWALDOUT  | reset Bypass register is selected.                                |
| 0x1C  |             | Boot from probe host in ACC mode by setting ECREjtagbrk,          |
|       | EJTAGBOOTA  | ECRProbEn, ECRProbTrap and AM when reset.                         |
|       |             | Bypass register is selected.                                      |
| 0x1F  | BYPASS      | Select Bypass register.                                           |



### 7.1.8 Fetch/Load and Store From/to the JTAG Probe through dmseg in MIPS mode

#### Fetch/load from JTAG memory

- 1 The internal hardware latches the requested address into the Address register (ADDRESS).
- 2 The internal hardware sets the following bits in the JTAG Control register:
  - PrAcc = 1;
  - PRnW = 0;

Psz = Value depending on the transfer size.

- 3 The JTAG Probe selects the JTAG Control register, shifts out its content and tests the PrAcc bit: when the PrAcc bit is 1, it means that pending processor access need be serviced.
- 4 The JTAG Probe checks the PRnW bit to determine the required access.
- 5 The JTAG Probe selects the ADDRESS register and shifts out its content.
- 6 The JTAG Probe selects the DATA register and shifts in the required instruction/data.
- 7 The JTAG Probe selects the JTAG Control register again, and shifts a PrAcc = 0 into this register to indicate that the instruction/data is available and the processor can proceed.

#### Store to JTAG memory

- 1 The internal hardware latches the requested address into the Address register (ADDRESS).
- 2 The internal hardware sets the following bits in the JTAG Control register:

PrAcc = 1;

PRnW = 1;

Psz = Value depending on the transfer size.

- 3 The JTAG Probe selects the JTAG Control register, shifts out its content and tests the PrAcc bit: when the PrAcc bit is found 1, it means that pending processor access need be serviced.
- 4 The JTAG Probe checks the PRnW bit to determine the required access.
- 5 The JTAG Probe selects the ADDRESS register and shifts out its content.
- 6 The JTAG Probe selects the DATA register and shifts out its content to location determined by ADDRESS.
- 7 The JTAG Probe selects the JTAG Control register again and shifts a PrAcc = 0 into this register to indicate that the write has been done and the processor can proceed.



## **8 SOC Specific Notes**

XBurst®1 Core is implemented in Ingenic's JZxxxx SOC chips. However, each chip may implement some variable features. For example, later chips with enhanced fabric process may implement larger cache size, more powerful Floating Point Units, huge size L2-cache, etc. This section describes these SOC specific features.

| Features                       | JZ4750 | JZ4760 | JZ4770<br>JZ4775<br>X1000 | JZ4780              | M200                | T-series |
|--------------------------------|--------|--------|---------------------------|---------------------|---------------------|----------|
| MIPS32-R1 ISA                  | Yes    | Yes    | Yes                       | Yes                 | Yes                 | Yes      |
| MIPS32-R2 Integer Instructions | No     | Yes    | Yes                       | Yes                 | Yes                 | Yes      |
| MIPS32-R2 Floating point ISA   | No     | Yes    | Yes                       | Yes                 | Yes                 | Yes      |
| Ingenic MXU1                   | Yes    | Yes    | Yes                       | Yes                 | Yes                 | No       |
| Ingenic MXU2                   | No     | No     | No                        | No                  | No                  | Yes      |
| L1 I-cache                     | 16kB   | 16kB   | 16kB                      | 32kB                | 32kB                | 32kB     |
| L1 D-cache                     | 16kB   | 16kB   | 16kB                      | 32kB                | 32kB                | 32kB     |
| L2 cache (unified cache)       | No     | No     | 256kB <sup>1)</sup>       | 512kB <sup>1)</sup> | 512kB <sup>2)</sup> | ref-soc  |
| Ingenic PMON                   | No     | Yes    | Yes                       | Yes                 | Yes                 | Yes      |
| CoreSceduler (for MP-cores)    | No     | No     | No                        | Yes                 | Yes                 | No       |
| SMP support                    | No     | No     | No                        | Yes                 | No                  | No       |
| Big-Little cores support       | No     | No     | No                        | No                  | Yes                 | No       |
| CP0.ErrCtl.WST                 | No     | No     | Ye                        | Yes                 | Yes                 | No       |

Notes:

1) 128-byte cache line, 4-way set association, WT only

2) 32-byte cache line, 8-way set association, WT & WB

112



# **Revision History**

| Revision | Date             | Description                                                |
|----------|------------------|------------------------------------------------------------|
| 02.03    | February 15,2017 | 1:update 2.3.2.4 EntryHi register EHINV and ASIDX field    |
|          |                  | reset value as zero and R/W attribute as R                 |
|          |                  | 2:update 2.3.1.10 STATUS register BIT[9:8] field reset     |
|          |                  | value as zero and R/W attribute as R/W                     |
|          |                  | 3:update 2.3.7.1 perfctl0 register EVENT field reset value |
|          |                  | as zero and R/W attribute as R/W                           |
|          |                  | 4:update 2.3.7.3 perfctl1 register EVENT field reset value |
|          |                  | as zero and R/W attribute as R/W                           |
|          |                  |                                                            |

